18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci *	DECstation 5000/200 (KN02) Control and Status Register
48c2ecf20Sopenharmony_ci *	interrupts.
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci *	Copyright (c) 2002, 2003, 2005  Maciej W. Rozycki
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <linux/init.h>
108c2ecf20Sopenharmony_ci#include <linux/irq.h>
118c2ecf20Sopenharmony_ci#include <linux/types.h>
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <asm/dec/kn02.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci/*
178c2ecf20Sopenharmony_ci * Bits 7:0 of the Control Register are write-only -- the
188c2ecf20Sopenharmony_ci * corresponding bits of the Status Register have a different
198c2ecf20Sopenharmony_ci * meaning.  Hence we use a cache.  It speeds up things a bit
208c2ecf20Sopenharmony_ci * as well.
218c2ecf20Sopenharmony_ci *
228c2ecf20Sopenharmony_ci * There is no default value -- it has to be initialized.
238c2ecf20Sopenharmony_ci */
248c2ecf20Sopenharmony_ciu32 cached_kn02_csr;
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_cistatic int kn02_irq_base;
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_cistatic void unmask_kn02_irq(struct irq_data *d)
298c2ecf20Sopenharmony_ci{
308c2ecf20Sopenharmony_ci	volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE +
318c2ecf20Sopenharmony_ci						       KN02_CSR);
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci	cached_kn02_csr |= (1 << (d->irq - kn02_irq_base + 16));
348c2ecf20Sopenharmony_ci	*csr = cached_kn02_csr;
358c2ecf20Sopenharmony_ci}
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_cistatic void mask_kn02_irq(struct irq_data *d)
388c2ecf20Sopenharmony_ci{
398c2ecf20Sopenharmony_ci	volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE +
408c2ecf20Sopenharmony_ci						       KN02_CSR);
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci	cached_kn02_csr &= ~(1 << (d->irq - kn02_irq_base + 16));
438c2ecf20Sopenharmony_ci	*csr = cached_kn02_csr;
448c2ecf20Sopenharmony_ci}
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_cistatic void ack_kn02_irq(struct irq_data *d)
478c2ecf20Sopenharmony_ci{
488c2ecf20Sopenharmony_ci	mask_kn02_irq(d);
498c2ecf20Sopenharmony_ci	iob();
508c2ecf20Sopenharmony_ci}
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_cistatic struct irq_chip kn02_irq_type = {
538c2ecf20Sopenharmony_ci	.name = "KN02-CSR",
548c2ecf20Sopenharmony_ci	.irq_ack = ack_kn02_irq,
558c2ecf20Sopenharmony_ci	.irq_mask = mask_kn02_irq,
568c2ecf20Sopenharmony_ci	.irq_mask_ack = ack_kn02_irq,
578c2ecf20Sopenharmony_ci	.irq_unmask = unmask_kn02_irq,
588c2ecf20Sopenharmony_ci};
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_civoid __init init_kn02_irqs(int base)
618c2ecf20Sopenharmony_ci{
628c2ecf20Sopenharmony_ci	volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE +
638c2ecf20Sopenharmony_ci						       KN02_CSR);
648c2ecf20Sopenharmony_ci	int i;
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci	/* Mask interrupts. */
678c2ecf20Sopenharmony_ci	cached_kn02_csr &= ~KN02_CSR_IOINTEN;
688c2ecf20Sopenharmony_ci	*csr = cached_kn02_csr;
698c2ecf20Sopenharmony_ci	iob();
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	for (i = base; i < base + KN02_IRQ_LINES; i++)
728c2ecf20Sopenharmony_ci		irq_set_chip_and_handler(i, &kn02_irq_type, handle_level_irq);
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci	kn02_irq_base = base;
758c2ecf20Sopenharmony_ci}
76