18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public 38c2ecf20Sopenharmony_ci * License. See the file "COPYING" in the main directory of this archive 48c2ecf20Sopenharmony_ci * for more details. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Copyright (C) 2004-2016 Cavium, Inc. 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci#include <linux/of_address.h> 108c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 118c2ecf20Sopenharmony_ci#include <linux/irqdomain.h> 128c2ecf20Sopenharmony_ci#include <linux/bitops.h> 138c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 148c2ecf20Sopenharmony_ci#include <linux/percpu.h> 158c2ecf20Sopenharmony_ci#include <linux/slab.h> 168c2ecf20Sopenharmony_ci#include <linux/irq.h> 178c2ecf20Sopenharmony_ci#include <linux/smp.h> 188c2ecf20Sopenharmony_ci#include <linux/of.h> 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#include <asm/octeon/octeon.h> 218c2ecf20Sopenharmony_ci#include <asm/octeon/cvmx-ciu2-defs.h> 228c2ecf20Sopenharmony_ci#include <asm/octeon/cvmx-ciu3-defs.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_cistatic DEFINE_PER_CPU(unsigned long, octeon_irq_ciu0_en_mirror); 258c2ecf20Sopenharmony_cistatic DEFINE_PER_CPU(unsigned long, octeon_irq_ciu1_en_mirror); 268c2ecf20Sopenharmony_cistatic DEFINE_PER_CPU(raw_spinlock_t, octeon_irq_ciu_spinlock); 278c2ecf20Sopenharmony_cistatic DEFINE_PER_CPU(unsigned int, octeon_irq_ciu3_idt_ip2); 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_cistatic DEFINE_PER_CPU(unsigned int, octeon_irq_ciu3_idt_ip3); 308c2ecf20Sopenharmony_cistatic DEFINE_PER_CPU(struct octeon_ciu3_info *, octeon_ciu3_info); 318c2ecf20Sopenharmony_ci#define CIU3_MBOX_PER_CORE 10 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci/* 348c2ecf20Sopenharmony_ci * The 8 most significant bits of the intsn identify the interrupt major block. 358c2ecf20Sopenharmony_ci * Each major block might use its own interrupt domain. Thus 256 domains are 368c2ecf20Sopenharmony_ci * needed. 378c2ecf20Sopenharmony_ci */ 388c2ecf20Sopenharmony_ci#define MAX_CIU3_DOMAINS 256 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_citypedef irq_hw_number_t (*octeon_ciu3_intsn2hw_t)(struct irq_domain *, unsigned int); 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci/* Information for each ciu3 in the system */ 438c2ecf20Sopenharmony_cistruct octeon_ciu3_info { 448c2ecf20Sopenharmony_ci u64 ciu3_addr; 458c2ecf20Sopenharmony_ci int node; 468c2ecf20Sopenharmony_ci struct irq_domain *domain[MAX_CIU3_DOMAINS]; 478c2ecf20Sopenharmony_ci octeon_ciu3_intsn2hw_t intsn2hw[MAX_CIU3_DOMAINS]; 488c2ecf20Sopenharmony_ci}; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci/* Each ciu3 in the system uses its own data (one ciu3 per node) */ 518c2ecf20Sopenharmony_cistatic struct octeon_ciu3_info *octeon_ciu3_info_per_node[4]; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_cistruct octeon_irq_ciu_domain_data { 548c2ecf20Sopenharmony_ci int num_sum; /* number of sum registers (2 or 3). */ 558c2ecf20Sopenharmony_ci}; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci/* Register offsets from ciu3_addr */ 588c2ecf20Sopenharmony_ci#define CIU3_CONST 0x220 598c2ecf20Sopenharmony_ci#define CIU3_IDT_CTL(_idt) ((_idt) * 8 + 0x110000) 608c2ecf20Sopenharmony_ci#define CIU3_IDT_PP(_idt, _idx) ((_idt) * 32 + (_idx) * 8 + 0x120000) 618c2ecf20Sopenharmony_ci#define CIU3_IDT_IO(_idt) ((_idt) * 8 + 0x130000) 628c2ecf20Sopenharmony_ci#define CIU3_DEST_PP_INT(_pp_ip) ((_pp_ip) * 8 + 0x200000) 638c2ecf20Sopenharmony_ci#define CIU3_DEST_IO_INT(_io) ((_io) * 8 + 0x210000) 648c2ecf20Sopenharmony_ci#define CIU3_ISC_CTL(_intsn) ((_intsn) * 8 + 0x80000000) 658c2ecf20Sopenharmony_ci#define CIU3_ISC_W1C(_intsn) ((_intsn) * 8 + 0x90000000) 668c2ecf20Sopenharmony_ci#define CIU3_ISC_W1S(_intsn) ((_intsn) * 8 + 0xa0000000) 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_cistatic __read_mostly int octeon_irq_ciu_to_irq[8][64]; 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_cistruct octeon_ciu_chip_data { 718c2ecf20Sopenharmony_ci union { 728c2ecf20Sopenharmony_ci struct { /* only used for ciu3 */ 738c2ecf20Sopenharmony_ci u64 ciu3_addr; 748c2ecf20Sopenharmony_ci unsigned int intsn; 758c2ecf20Sopenharmony_ci }; 768c2ecf20Sopenharmony_ci struct { /* only used for ciu/ciu2 */ 778c2ecf20Sopenharmony_ci u8 line; 788c2ecf20Sopenharmony_ci u8 bit; 798c2ecf20Sopenharmony_ci }; 808c2ecf20Sopenharmony_ci }; 818c2ecf20Sopenharmony_ci int gpio_line; 828c2ecf20Sopenharmony_ci int current_cpu; /* Next CPU expected to take this irq */ 838c2ecf20Sopenharmony_ci int ciu_node; /* NUMA node number of the CIU */ 848c2ecf20Sopenharmony_ci}; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_cistruct octeon_core_chip_data { 878c2ecf20Sopenharmony_ci struct mutex core_irq_mutex; 888c2ecf20Sopenharmony_ci bool current_en; 898c2ecf20Sopenharmony_ci bool desired_en; 908c2ecf20Sopenharmony_ci u8 bit; 918c2ecf20Sopenharmony_ci}; 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci#define MIPS_CORE_IRQ_LINES 8 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistatic struct octeon_core_chip_data octeon_irq_core_chip_data[MIPS_CORE_IRQ_LINES]; 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_cistatic int octeon_irq_set_ciu_mapping(int irq, int line, int bit, int gpio_line, 988c2ecf20Sopenharmony_ci struct irq_chip *chip, 998c2ecf20Sopenharmony_ci irq_flow_handler_t handler) 1008c2ecf20Sopenharmony_ci{ 1018c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci cd = kzalloc(sizeof(*cd), GFP_KERNEL); 1048c2ecf20Sopenharmony_ci if (!cd) 1058c2ecf20Sopenharmony_ci return -ENOMEM; 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci irq_set_chip_and_handler(irq, chip, handler); 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci cd->line = line; 1108c2ecf20Sopenharmony_ci cd->bit = bit; 1118c2ecf20Sopenharmony_ci cd->gpio_line = gpio_line; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci irq_set_chip_data(irq, cd); 1148c2ecf20Sopenharmony_ci octeon_irq_ciu_to_irq[line][bit] = irq; 1158c2ecf20Sopenharmony_ci return 0; 1168c2ecf20Sopenharmony_ci} 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_cistatic void octeon_irq_free_cd(struct irq_domain *d, unsigned int irq) 1198c2ecf20Sopenharmony_ci{ 1208c2ecf20Sopenharmony_ci struct irq_data *data = irq_get_irq_data(irq); 1218c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data); 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci irq_set_chip_data(irq, NULL); 1248c2ecf20Sopenharmony_ci kfree(cd); 1258c2ecf20Sopenharmony_ci} 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_cistatic int octeon_irq_force_ciu_mapping(struct irq_domain *domain, 1288c2ecf20Sopenharmony_ci int irq, int line, int bit) 1298c2ecf20Sopenharmony_ci{ 1308c2ecf20Sopenharmony_ci struct device_node *of_node; 1318c2ecf20Sopenharmony_ci int ret; 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci of_node = irq_domain_get_of_node(domain); 1348c2ecf20Sopenharmony_ci if (!of_node) 1358c2ecf20Sopenharmony_ci return -EINVAL; 1368c2ecf20Sopenharmony_ci ret = irq_alloc_desc_at(irq, of_node_to_nid(of_node)); 1378c2ecf20Sopenharmony_ci if (ret < 0) 1388c2ecf20Sopenharmony_ci return ret; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci return irq_domain_associate(domain, irq, line << 6 | bit); 1418c2ecf20Sopenharmony_ci} 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_cistatic int octeon_coreid_for_cpu(int cpu) 1448c2ecf20Sopenharmony_ci{ 1458c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 1468c2ecf20Sopenharmony_ci return cpu_logical_map(cpu); 1478c2ecf20Sopenharmony_ci#else 1488c2ecf20Sopenharmony_ci return cvmx_get_core_num(); 1498c2ecf20Sopenharmony_ci#endif 1508c2ecf20Sopenharmony_ci} 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_cistatic int octeon_cpu_for_coreid(int coreid) 1538c2ecf20Sopenharmony_ci{ 1548c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 1558c2ecf20Sopenharmony_ci return cpu_number_map(coreid); 1568c2ecf20Sopenharmony_ci#else 1578c2ecf20Sopenharmony_ci return smp_processor_id(); 1588c2ecf20Sopenharmony_ci#endif 1598c2ecf20Sopenharmony_ci} 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_cistatic void octeon_irq_core_ack(struct irq_data *data) 1628c2ecf20Sopenharmony_ci{ 1638c2ecf20Sopenharmony_ci struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data); 1648c2ecf20Sopenharmony_ci unsigned int bit = cd->bit; 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci /* 1678c2ecf20Sopenharmony_ci * We don't need to disable IRQs to make these atomic since 1688c2ecf20Sopenharmony_ci * they are already disabled earlier in the low level 1698c2ecf20Sopenharmony_ci * interrupt code. 1708c2ecf20Sopenharmony_ci */ 1718c2ecf20Sopenharmony_ci clear_c0_status(0x100 << bit); 1728c2ecf20Sopenharmony_ci /* The two user interrupts must be cleared manually. */ 1738c2ecf20Sopenharmony_ci if (bit < 2) 1748c2ecf20Sopenharmony_ci clear_c0_cause(0x100 << bit); 1758c2ecf20Sopenharmony_ci} 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_cistatic void octeon_irq_core_eoi(struct irq_data *data) 1788c2ecf20Sopenharmony_ci{ 1798c2ecf20Sopenharmony_ci struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data); 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci /* 1828c2ecf20Sopenharmony_ci * We don't need to disable IRQs to make these atomic since 1838c2ecf20Sopenharmony_ci * they are already disabled earlier in the low level 1848c2ecf20Sopenharmony_ci * interrupt code. 1858c2ecf20Sopenharmony_ci */ 1868c2ecf20Sopenharmony_ci set_c0_status(0x100 << cd->bit); 1878c2ecf20Sopenharmony_ci} 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_cistatic void octeon_irq_core_set_enable_local(void *arg) 1908c2ecf20Sopenharmony_ci{ 1918c2ecf20Sopenharmony_ci struct irq_data *data = arg; 1928c2ecf20Sopenharmony_ci struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data); 1938c2ecf20Sopenharmony_ci unsigned int mask = 0x100 << cd->bit; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci /* 1968c2ecf20Sopenharmony_ci * Interrupts are already disabled, so these are atomic. 1978c2ecf20Sopenharmony_ci */ 1988c2ecf20Sopenharmony_ci if (cd->desired_en) 1998c2ecf20Sopenharmony_ci set_c0_status(mask); 2008c2ecf20Sopenharmony_ci else 2018c2ecf20Sopenharmony_ci clear_c0_status(mask); 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci} 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_cistatic void octeon_irq_core_disable(struct irq_data *data) 2068c2ecf20Sopenharmony_ci{ 2078c2ecf20Sopenharmony_ci struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data); 2088c2ecf20Sopenharmony_ci cd->desired_en = false; 2098c2ecf20Sopenharmony_ci} 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_cistatic void octeon_irq_core_enable(struct irq_data *data) 2128c2ecf20Sopenharmony_ci{ 2138c2ecf20Sopenharmony_ci struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data); 2148c2ecf20Sopenharmony_ci cd->desired_en = true; 2158c2ecf20Sopenharmony_ci} 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_cistatic void octeon_irq_core_bus_lock(struct irq_data *data) 2188c2ecf20Sopenharmony_ci{ 2198c2ecf20Sopenharmony_ci struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data); 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci mutex_lock(&cd->core_irq_mutex); 2228c2ecf20Sopenharmony_ci} 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_cistatic void octeon_irq_core_bus_sync_unlock(struct irq_data *data) 2258c2ecf20Sopenharmony_ci{ 2268c2ecf20Sopenharmony_ci struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data); 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci if (cd->desired_en != cd->current_en) { 2298c2ecf20Sopenharmony_ci on_each_cpu(octeon_irq_core_set_enable_local, data, 1); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci cd->current_en = cd->desired_en; 2328c2ecf20Sopenharmony_ci } 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci mutex_unlock(&cd->core_irq_mutex); 2358c2ecf20Sopenharmony_ci} 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_core = { 2388c2ecf20Sopenharmony_ci .name = "Core", 2398c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_core_enable, 2408c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_core_disable, 2418c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_core_ack, 2428c2ecf20Sopenharmony_ci .irq_eoi = octeon_irq_core_eoi, 2438c2ecf20Sopenharmony_ci .irq_bus_lock = octeon_irq_core_bus_lock, 2448c2ecf20Sopenharmony_ci .irq_bus_sync_unlock = octeon_irq_core_bus_sync_unlock, 2458c2ecf20Sopenharmony_ci 2468c2ecf20Sopenharmony_ci .irq_cpu_online = octeon_irq_core_eoi, 2478c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_core_ack, 2488c2ecf20Sopenharmony_ci .flags = IRQCHIP_ONOFFLINE_ENABLED, 2498c2ecf20Sopenharmony_ci}; 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_cistatic void __init octeon_irq_init_core(void) 2528c2ecf20Sopenharmony_ci{ 2538c2ecf20Sopenharmony_ci int i; 2548c2ecf20Sopenharmony_ci int irq; 2558c2ecf20Sopenharmony_ci struct octeon_core_chip_data *cd; 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci for (i = 0; i < MIPS_CORE_IRQ_LINES; i++) { 2588c2ecf20Sopenharmony_ci cd = &octeon_irq_core_chip_data[i]; 2598c2ecf20Sopenharmony_ci cd->current_en = false; 2608c2ecf20Sopenharmony_ci cd->desired_en = false; 2618c2ecf20Sopenharmony_ci cd->bit = i; 2628c2ecf20Sopenharmony_ci mutex_init(&cd->core_irq_mutex); 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci irq = OCTEON_IRQ_SW0 + i; 2658c2ecf20Sopenharmony_ci irq_set_chip_data(irq, cd); 2668c2ecf20Sopenharmony_ci irq_set_chip_and_handler(irq, &octeon_irq_chip_core, 2678c2ecf20Sopenharmony_ci handle_percpu_irq); 2688c2ecf20Sopenharmony_ci } 2698c2ecf20Sopenharmony_ci} 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_cistatic int next_cpu_for_irq(struct irq_data *data) 2728c2ecf20Sopenharmony_ci{ 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 2758c2ecf20Sopenharmony_ci int cpu; 2768c2ecf20Sopenharmony_ci struct cpumask *mask = irq_data_get_affinity_mask(data); 2778c2ecf20Sopenharmony_ci int weight = cpumask_weight(mask); 2788c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data); 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci if (weight > 1) { 2818c2ecf20Sopenharmony_ci cpu = cd->current_cpu; 2828c2ecf20Sopenharmony_ci for (;;) { 2838c2ecf20Sopenharmony_ci cpu = cpumask_next(cpu, mask); 2848c2ecf20Sopenharmony_ci if (cpu >= nr_cpu_ids) { 2858c2ecf20Sopenharmony_ci cpu = -1; 2868c2ecf20Sopenharmony_ci continue; 2878c2ecf20Sopenharmony_ci } else if (cpumask_test_cpu(cpu, cpu_online_mask)) { 2888c2ecf20Sopenharmony_ci break; 2898c2ecf20Sopenharmony_ci } 2908c2ecf20Sopenharmony_ci } 2918c2ecf20Sopenharmony_ci } else if (weight == 1) { 2928c2ecf20Sopenharmony_ci cpu = cpumask_first(mask); 2938c2ecf20Sopenharmony_ci } else { 2948c2ecf20Sopenharmony_ci cpu = smp_processor_id(); 2958c2ecf20Sopenharmony_ci } 2968c2ecf20Sopenharmony_ci cd->current_cpu = cpu; 2978c2ecf20Sopenharmony_ci return cpu; 2988c2ecf20Sopenharmony_ci#else 2998c2ecf20Sopenharmony_ci return smp_processor_id(); 3008c2ecf20Sopenharmony_ci#endif 3018c2ecf20Sopenharmony_ci} 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable(struct irq_data *data) 3048c2ecf20Sopenharmony_ci{ 3058c2ecf20Sopenharmony_ci int cpu = next_cpu_for_irq(data); 3068c2ecf20Sopenharmony_ci int coreid = octeon_coreid_for_cpu(cpu); 3078c2ecf20Sopenharmony_ci unsigned long *pen; 3088c2ecf20Sopenharmony_ci unsigned long flags; 3098c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 3108c2ecf20Sopenharmony_ci raw_spinlock_t *lock = &per_cpu(octeon_irq_ciu_spinlock, cpu); 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(lock, flags); 3158c2ecf20Sopenharmony_ci if (cd->line == 0) { 3168c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu); 3178c2ecf20Sopenharmony_ci __set_bit(cd->bit, pen); 3188c2ecf20Sopenharmony_ci /* 3198c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 3208c2ecf20Sopenharmony_ci * enabling the irq. 3218c2ecf20Sopenharmony_ci */ 3228c2ecf20Sopenharmony_ci wmb(); 3238c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen); 3248c2ecf20Sopenharmony_ci } else { 3258c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu); 3268c2ecf20Sopenharmony_ci __set_bit(cd->bit, pen); 3278c2ecf20Sopenharmony_ci /* 3288c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 3298c2ecf20Sopenharmony_ci * enabling the irq. 3308c2ecf20Sopenharmony_ci */ 3318c2ecf20Sopenharmony_ci wmb(); 3328c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen); 3338c2ecf20Sopenharmony_ci } 3348c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(lock, flags); 3358c2ecf20Sopenharmony_ci} 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable_local(struct irq_data *data) 3388c2ecf20Sopenharmony_ci{ 3398c2ecf20Sopenharmony_ci unsigned long *pen; 3408c2ecf20Sopenharmony_ci unsigned long flags; 3418c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 3428c2ecf20Sopenharmony_ci raw_spinlock_t *lock = this_cpu_ptr(&octeon_irq_ciu_spinlock); 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 3458c2ecf20Sopenharmony_ci 3468c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(lock, flags); 3478c2ecf20Sopenharmony_ci if (cd->line == 0) { 3488c2ecf20Sopenharmony_ci pen = this_cpu_ptr(&octeon_irq_ciu0_en_mirror); 3498c2ecf20Sopenharmony_ci __set_bit(cd->bit, pen); 3508c2ecf20Sopenharmony_ci /* 3518c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 3528c2ecf20Sopenharmony_ci * enabling the irq. 3538c2ecf20Sopenharmony_ci */ 3548c2ecf20Sopenharmony_ci wmb(); 3558c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0(cvmx_get_core_num() * 2), *pen); 3568c2ecf20Sopenharmony_ci } else { 3578c2ecf20Sopenharmony_ci pen = this_cpu_ptr(&octeon_irq_ciu1_en_mirror); 3588c2ecf20Sopenharmony_ci __set_bit(cd->bit, pen); 3598c2ecf20Sopenharmony_ci /* 3608c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 3618c2ecf20Sopenharmony_ci * enabling the irq. 3628c2ecf20Sopenharmony_ci */ 3638c2ecf20Sopenharmony_ci wmb(); 3648c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1(cvmx_get_core_num() * 2 + 1), *pen); 3658c2ecf20Sopenharmony_ci } 3668c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(lock, flags); 3678c2ecf20Sopenharmony_ci} 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_disable_local(struct irq_data *data) 3708c2ecf20Sopenharmony_ci{ 3718c2ecf20Sopenharmony_ci unsigned long *pen; 3728c2ecf20Sopenharmony_ci unsigned long flags; 3738c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 3748c2ecf20Sopenharmony_ci raw_spinlock_t *lock = this_cpu_ptr(&octeon_irq_ciu_spinlock); 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(lock, flags); 3798c2ecf20Sopenharmony_ci if (cd->line == 0) { 3808c2ecf20Sopenharmony_ci pen = this_cpu_ptr(&octeon_irq_ciu0_en_mirror); 3818c2ecf20Sopenharmony_ci __clear_bit(cd->bit, pen); 3828c2ecf20Sopenharmony_ci /* 3838c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 3848c2ecf20Sopenharmony_ci * enabling the irq. 3858c2ecf20Sopenharmony_ci */ 3868c2ecf20Sopenharmony_ci wmb(); 3878c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0(cvmx_get_core_num() * 2), *pen); 3888c2ecf20Sopenharmony_ci } else { 3898c2ecf20Sopenharmony_ci pen = this_cpu_ptr(&octeon_irq_ciu1_en_mirror); 3908c2ecf20Sopenharmony_ci __clear_bit(cd->bit, pen); 3918c2ecf20Sopenharmony_ci /* 3928c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 3938c2ecf20Sopenharmony_ci * enabling the irq. 3948c2ecf20Sopenharmony_ci */ 3958c2ecf20Sopenharmony_ci wmb(); 3968c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1(cvmx_get_core_num() * 2 + 1), *pen); 3978c2ecf20Sopenharmony_ci } 3988c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(lock, flags); 3998c2ecf20Sopenharmony_ci} 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_disable_all(struct irq_data *data) 4028c2ecf20Sopenharmony_ci{ 4038c2ecf20Sopenharmony_ci unsigned long flags; 4048c2ecf20Sopenharmony_ci unsigned long *pen; 4058c2ecf20Sopenharmony_ci int cpu; 4068c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 4078c2ecf20Sopenharmony_ci raw_spinlock_t *lock; 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 4128c2ecf20Sopenharmony_ci int coreid = octeon_coreid_for_cpu(cpu); 4138c2ecf20Sopenharmony_ci lock = &per_cpu(octeon_irq_ciu_spinlock, cpu); 4148c2ecf20Sopenharmony_ci if (cd->line == 0) 4158c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu); 4168c2ecf20Sopenharmony_ci else 4178c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu); 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(lock, flags); 4208c2ecf20Sopenharmony_ci __clear_bit(cd->bit, pen); 4218c2ecf20Sopenharmony_ci /* 4228c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 4238c2ecf20Sopenharmony_ci * enabling the irq. 4248c2ecf20Sopenharmony_ci */ 4258c2ecf20Sopenharmony_ci wmb(); 4268c2ecf20Sopenharmony_ci if (cd->line == 0) 4278c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen); 4288c2ecf20Sopenharmony_ci else 4298c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen); 4308c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(lock, flags); 4318c2ecf20Sopenharmony_ci } 4328c2ecf20Sopenharmony_ci} 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable_all(struct irq_data *data) 4358c2ecf20Sopenharmony_ci{ 4368c2ecf20Sopenharmony_ci unsigned long flags; 4378c2ecf20Sopenharmony_ci unsigned long *pen; 4388c2ecf20Sopenharmony_ci int cpu; 4398c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 4408c2ecf20Sopenharmony_ci raw_spinlock_t *lock; 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 4458c2ecf20Sopenharmony_ci int coreid = octeon_coreid_for_cpu(cpu); 4468c2ecf20Sopenharmony_ci lock = &per_cpu(octeon_irq_ciu_spinlock, cpu); 4478c2ecf20Sopenharmony_ci if (cd->line == 0) 4488c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu); 4498c2ecf20Sopenharmony_ci else 4508c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu); 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(lock, flags); 4538c2ecf20Sopenharmony_ci __set_bit(cd->bit, pen); 4548c2ecf20Sopenharmony_ci /* 4558c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 4568c2ecf20Sopenharmony_ci * enabling the irq. 4578c2ecf20Sopenharmony_ci */ 4588c2ecf20Sopenharmony_ci wmb(); 4598c2ecf20Sopenharmony_ci if (cd->line == 0) 4608c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen); 4618c2ecf20Sopenharmony_ci else 4628c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen); 4638c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(lock, flags); 4648c2ecf20Sopenharmony_ci } 4658c2ecf20Sopenharmony_ci} 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci/* 4688c2ecf20Sopenharmony_ci * Enable the irq on the next core in the affinity set for chips that 4698c2ecf20Sopenharmony_ci * have the EN*_W1{S,C} registers. 4708c2ecf20Sopenharmony_ci */ 4718c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable_v2(struct irq_data *data) 4728c2ecf20Sopenharmony_ci{ 4738c2ecf20Sopenharmony_ci u64 mask; 4748c2ecf20Sopenharmony_ci int cpu = next_cpu_for_irq(data); 4758c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 4768c2ecf20Sopenharmony_ci 4778c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 4788c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 4798c2ecf20Sopenharmony_ci 4808c2ecf20Sopenharmony_ci /* 4818c2ecf20Sopenharmony_ci * Called under the desc lock, so these should never get out 4828c2ecf20Sopenharmony_ci * of sync. 4838c2ecf20Sopenharmony_ci */ 4848c2ecf20Sopenharmony_ci if (cd->line == 0) { 4858c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu) * 2; 4868c2ecf20Sopenharmony_ci set_bit(cd->bit, &per_cpu(octeon_irq_ciu0_en_mirror, cpu)); 4878c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask); 4888c2ecf20Sopenharmony_ci } else { 4898c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu) * 2 + 1; 4908c2ecf20Sopenharmony_ci set_bit(cd->bit, &per_cpu(octeon_irq_ciu1_en_mirror, cpu)); 4918c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask); 4928c2ecf20Sopenharmony_ci } 4938c2ecf20Sopenharmony_ci} 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci/* 4968c2ecf20Sopenharmony_ci * Enable the irq in the sum2 registers. 4978c2ecf20Sopenharmony_ci */ 4988c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable_sum2(struct irq_data *data) 4998c2ecf20Sopenharmony_ci{ 5008c2ecf20Sopenharmony_ci u64 mask; 5018c2ecf20Sopenharmony_ci int cpu = next_cpu_for_irq(data); 5028c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu); 5038c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 5048c2ecf20Sopenharmony_ci 5058c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 5068c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1S(index), mask); 5098c2ecf20Sopenharmony_ci} 5108c2ecf20Sopenharmony_ci 5118c2ecf20Sopenharmony_ci/* 5128c2ecf20Sopenharmony_ci * Disable the irq in the sum2 registers. 5138c2ecf20Sopenharmony_ci */ 5148c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_disable_local_sum2(struct irq_data *data) 5158c2ecf20Sopenharmony_ci{ 5168c2ecf20Sopenharmony_ci u64 mask; 5178c2ecf20Sopenharmony_ci int cpu = next_cpu_for_irq(data); 5188c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu); 5198c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 5208c2ecf20Sopenharmony_ci 5218c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 5228c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(index), mask); 5258c2ecf20Sopenharmony_ci} 5268c2ecf20Sopenharmony_ci 5278c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_ack_sum2(struct irq_data *data) 5288c2ecf20Sopenharmony_ci{ 5298c2ecf20Sopenharmony_ci u64 mask; 5308c2ecf20Sopenharmony_ci int cpu = next_cpu_for_irq(data); 5318c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu); 5328c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 5338c2ecf20Sopenharmony_ci 5348c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 5358c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_SUM2_PPX_IP4(index), mask); 5388c2ecf20Sopenharmony_ci} 5398c2ecf20Sopenharmony_ci 5408c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_disable_all_sum2(struct irq_data *data) 5418c2ecf20Sopenharmony_ci{ 5428c2ecf20Sopenharmony_ci int cpu; 5438c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 5448c2ecf20Sopenharmony_ci u64 mask; 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 5478c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 5508c2ecf20Sopenharmony_ci int coreid = octeon_coreid_for_cpu(cpu); 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(coreid), mask); 5538c2ecf20Sopenharmony_ci } 5548c2ecf20Sopenharmony_ci} 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci/* 5578c2ecf20Sopenharmony_ci * Enable the irq on the current CPU for chips that 5588c2ecf20Sopenharmony_ci * have the EN*_W1{S,C} registers. 5598c2ecf20Sopenharmony_ci */ 5608c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable_local_v2(struct irq_data *data) 5618c2ecf20Sopenharmony_ci{ 5628c2ecf20Sopenharmony_ci u64 mask; 5638c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 5648c2ecf20Sopenharmony_ci 5658c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 5668c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci if (cd->line == 0) { 5698c2ecf20Sopenharmony_ci int index = cvmx_get_core_num() * 2; 5708c2ecf20Sopenharmony_ci set_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu0_en_mirror)); 5718c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask); 5728c2ecf20Sopenharmony_ci } else { 5738c2ecf20Sopenharmony_ci int index = cvmx_get_core_num() * 2 + 1; 5748c2ecf20Sopenharmony_ci set_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu1_en_mirror)); 5758c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask); 5768c2ecf20Sopenharmony_ci } 5778c2ecf20Sopenharmony_ci} 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_disable_local_v2(struct irq_data *data) 5808c2ecf20Sopenharmony_ci{ 5818c2ecf20Sopenharmony_ci u64 mask; 5828c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 5838c2ecf20Sopenharmony_ci 5848c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 5858c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci if (cd->line == 0) { 5888c2ecf20Sopenharmony_ci int index = cvmx_get_core_num() * 2; 5898c2ecf20Sopenharmony_ci clear_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu0_en_mirror)); 5908c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask); 5918c2ecf20Sopenharmony_ci } else { 5928c2ecf20Sopenharmony_ci int index = cvmx_get_core_num() * 2 + 1; 5938c2ecf20Sopenharmony_ci clear_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu1_en_mirror)); 5948c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask); 5958c2ecf20Sopenharmony_ci } 5968c2ecf20Sopenharmony_ci} 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_ci/* 5998c2ecf20Sopenharmony_ci * Write to the W1C bit in CVMX_CIU_INTX_SUM0 to clear the irq. 6008c2ecf20Sopenharmony_ci */ 6018c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_ack(struct irq_data *data) 6028c2ecf20Sopenharmony_ci{ 6038c2ecf20Sopenharmony_ci u64 mask; 6048c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 6078c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 6088c2ecf20Sopenharmony_ci 6098c2ecf20Sopenharmony_ci if (cd->line == 0) { 6108c2ecf20Sopenharmony_ci int index = cvmx_get_core_num() * 2; 6118c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_SUM0(index), mask); 6128c2ecf20Sopenharmony_ci } else { 6138c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INT_SUM1, mask); 6148c2ecf20Sopenharmony_ci } 6158c2ecf20Sopenharmony_ci} 6168c2ecf20Sopenharmony_ci 6178c2ecf20Sopenharmony_ci/* 6188c2ecf20Sopenharmony_ci * Disable the irq on the all cores for chips that have the EN*_W1{S,C} 6198c2ecf20Sopenharmony_ci * registers. 6208c2ecf20Sopenharmony_ci */ 6218c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_disable_all_v2(struct irq_data *data) 6228c2ecf20Sopenharmony_ci{ 6238c2ecf20Sopenharmony_ci int cpu; 6248c2ecf20Sopenharmony_ci u64 mask; 6258c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 6268c2ecf20Sopenharmony_ci 6278c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 6288c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci if (cd->line == 0) { 6318c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 6328c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu) * 2; 6338c2ecf20Sopenharmony_ci clear_bit(cd->bit, 6348c2ecf20Sopenharmony_ci &per_cpu(octeon_irq_ciu0_en_mirror, cpu)); 6358c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask); 6368c2ecf20Sopenharmony_ci } 6378c2ecf20Sopenharmony_ci } else { 6388c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 6398c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu) * 2 + 1; 6408c2ecf20Sopenharmony_ci clear_bit(cd->bit, 6418c2ecf20Sopenharmony_ci &per_cpu(octeon_irq_ciu1_en_mirror, cpu)); 6428c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask); 6438c2ecf20Sopenharmony_ci } 6448c2ecf20Sopenharmony_ci } 6458c2ecf20Sopenharmony_ci} 6468c2ecf20Sopenharmony_ci 6478c2ecf20Sopenharmony_ci/* 6488c2ecf20Sopenharmony_ci * Enable the irq on the all cores for chips that have the EN*_W1{S,C} 6498c2ecf20Sopenharmony_ci * registers. 6508c2ecf20Sopenharmony_ci */ 6518c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable_all_v2(struct irq_data *data) 6528c2ecf20Sopenharmony_ci{ 6538c2ecf20Sopenharmony_ci int cpu; 6548c2ecf20Sopenharmony_ci u64 mask; 6558c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 6588c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci if (cd->line == 0) { 6618c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 6628c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu) * 2; 6638c2ecf20Sopenharmony_ci set_bit(cd->bit, 6648c2ecf20Sopenharmony_ci &per_cpu(octeon_irq_ciu0_en_mirror, cpu)); 6658c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask); 6668c2ecf20Sopenharmony_ci } 6678c2ecf20Sopenharmony_ci } else { 6688c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 6698c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu) * 2 + 1; 6708c2ecf20Sopenharmony_ci set_bit(cd->bit, 6718c2ecf20Sopenharmony_ci &per_cpu(octeon_irq_ciu1_en_mirror, cpu)); 6728c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask); 6738c2ecf20Sopenharmony_ci } 6748c2ecf20Sopenharmony_ci } 6758c2ecf20Sopenharmony_ci} 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_cistatic int octeon_irq_ciu_set_type(struct irq_data *data, unsigned int t) 6788c2ecf20Sopenharmony_ci{ 6798c2ecf20Sopenharmony_ci irqd_set_trigger_type(data, t); 6808c2ecf20Sopenharmony_ci 6818c2ecf20Sopenharmony_ci if (t & IRQ_TYPE_EDGE_BOTH) 6828c2ecf20Sopenharmony_ci irq_set_handler_locked(data, handle_edge_irq); 6838c2ecf20Sopenharmony_ci else 6848c2ecf20Sopenharmony_ci irq_set_handler_locked(data, handle_level_irq); 6858c2ecf20Sopenharmony_ci 6868c2ecf20Sopenharmony_ci return IRQ_SET_MASK_OK; 6878c2ecf20Sopenharmony_ci} 6888c2ecf20Sopenharmony_ci 6898c2ecf20Sopenharmony_cistatic void octeon_irq_gpio_setup(struct irq_data *data) 6908c2ecf20Sopenharmony_ci{ 6918c2ecf20Sopenharmony_ci union cvmx_gpio_bit_cfgx cfg; 6928c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 6938c2ecf20Sopenharmony_ci u32 t = irqd_get_trigger_type(data); 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_ci cfg.u64 = 0; 6988c2ecf20Sopenharmony_ci cfg.s.int_en = 1; 6998c2ecf20Sopenharmony_ci cfg.s.int_type = (t & IRQ_TYPE_EDGE_BOTH) != 0; 7008c2ecf20Sopenharmony_ci cfg.s.rx_xor = (t & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING)) != 0; 7018c2ecf20Sopenharmony_ci 7028c2ecf20Sopenharmony_ci /* 140 nS glitch filter*/ 7038c2ecf20Sopenharmony_ci cfg.s.fil_cnt = 7; 7048c2ecf20Sopenharmony_ci cfg.s.fil_sel = 3; 7058c2ecf20Sopenharmony_ci 7068c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), cfg.u64); 7078c2ecf20Sopenharmony_ci} 7088c2ecf20Sopenharmony_ci 7098c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable_gpio_v2(struct irq_data *data) 7108c2ecf20Sopenharmony_ci{ 7118c2ecf20Sopenharmony_ci octeon_irq_gpio_setup(data); 7128c2ecf20Sopenharmony_ci octeon_irq_ciu_enable_v2(data); 7138c2ecf20Sopenharmony_ci} 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_enable_gpio(struct irq_data *data) 7168c2ecf20Sopenharmony_ci{ 7178c2ecf20Sopenharmony_ci octeon_irq_gpio_setup(data); 7188c2ecf20Sopenharmony_ci octeon_irq_ciu_enable(data); 7198c2ecf20Sopenharmony_ci} 7208c2ecf20Sopenharmony_ci 7218c2ecf20Sopenharmony_cistatic int octeon_irq_ciu_gpio_set_type(struct irq_data *data, unsigned int t) 7228c2ecf20Sopenharmony_ci{ 7238c2ecf20Sopenharmony_ci irqd_set_trigger_type(data, t); 7248c2ecf20Sopenharmony_ci octeon_irq_gpio_setup(data); 7258c2ecf20Sopenharmony_ci 7268c2ecf20Sopenharmony_ci if (t & IRQ_TYPE_EDGE_BOTH) 7278c2ecf20Sopenharmony_ci irq_set_handler_locked(data, handle_edge_irq); 7288c2ecf20Sopenharmony_ci else 7298c2ecf20Sopenharmony_ci irq_set_handler_locked(data, handle_level_irq); 7308c2ecf20Sopenharmony_ci 7318c2ecf20Sopenharmony_ci return IRQ_SET_MASK_OK; 7328c2ecf20Sopenharmony_ci} 7338c2ecf20Sopenharmony_ci 7348c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_disable_gpio_v2(struct irq_data *data) 7358c2ecf20Sopenharmony_ci{ 7368c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 7378c2ecf20Sopenharmony_ci 7388c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 7398c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0); 7408c2ecf20Sopenharmony_ci 7418c2ecf20Sopenharmony_ci octeon_irq_ciu_disable_all_v2(data); 7428c2ecf20Sopenharmony_ci} 7438c2ecf20Sopenharmony_ci 7448c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_disable_gpio(struct irq_data *data) 7458c2ecf20Sopenharmony_ci{ 7468c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 7478c2ecf20Sopenharmony_ci 7488c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 7498c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0); 7508c2ecf20Sopenharmony_ci 7518c2ecf20Sopenharmony_ci octeon_irq_ciu_disable_all(data); 7528c2ecf20Sopenharmony_ci} 7538c2ecf20Sopenharmony_ci 7548c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_gpio_ack(struct irq_data *data) 7558c2ecf20Sopenharmony_ci{ 7568c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 7578c2ecf20Sopenharmony_ci u64 mask; 7588c2ecf20Sopenharmony_ci 7598c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 7608c2ecf20Sopenharmony_ci mask = 1ull << (cd->gpio_line); 7618c2ecf20Sopenharmony_ci 7628c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_GPIO_INT_CLR, mask); 7638c2ecf20Sopenharmony_ci} 7648c2ecf20Sopenharmony_ci 7658c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 7668c2ecf20Sopenharmony_ci 7678c2ecf20Sopenharmony_cistatic void octeon_irq_cpu_offline_ciu(struct irq_data *data) 7688c2ecf20Sopenharmony_ci{ 7698c2ecf20Sopenharmony_ci int cpu = smp_processor_id(); 7708c2ecf20Sopenharmony_ci cpumask_t new_affinity; 7718c2ecf20Sopenharmony_ci struct cpumask *mask = irq_data_get_affinity_mask(data); 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_ci if (!cpumask_test_cpu(cpu, mask)) 7748c2ecf20Sopenharmony_ci return; 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_ci if (cpumask_weight(mask) > 1) { 7778c2ecf20Sopenharmony_ci /* 7788c2ecf20Sopenharmony_ci * It has multi CPU affinity, just remove this CPU 7798c2ecf20Sopenharmony_ci * from the affinity set. 7808c2ecf20Sopenharmony_ci */ 7818c2ecf20Sopenharmony_ci cpumask_copy(&new_affinity, mask); 7828c2ecf20Sopenharmony_ci cpumask_clear_cpu(cpu, &new_affinity); 7838c2ecf20Sopenharmony_ci } else { 7848c2ecf20Sopenharmony_ci /* Otherwise, put it on lowest numbered online CPU. */ 7858c2ecf20Sopenharmony_ci cpumask_clear(&new_affinity); 7868c2ecf20Sopenharmony_ci cpumask_set_cpu(cpumask_first(cpu_online_mask), &new_affinity); 7878c2ecf20Sopenharmony_ci } 7888c2ecf20Sopenharmony_ci irq_set_affinity_locked(data, &new_affinity, false); 7898c2ecf20Sopenharmony_ci} 7908c2ecf20Sopenharmony_ci 7918c2ecf20Sopenharmony_cistatic int octeon_irq_ciu_set_affinity(struct irq_data *data, 7928c2ecf20Sopenharmony_ci const struct cpumask *dest, bool force) 7938c2ecf20Sopenharmony_ci{ 7948c2ecf20Sopenharmony_ci int cpu; 7958c2ecf20Sopenharmony_ci bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data); 7968c2ecf20Sopenharmony_ci unsigned long flags; 7978c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 7988c2ecf20Sopenharmony_ci unsigned long *pen; 7998c2ecf20Sopenharmony_ci raw_spinlock_t *lock; 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_ci /* 8048c2ecf20Sopenharmony_ci * For non-v2 CIU, we will allow only single CPU affinity. 8058c2ecf20Sopenharmony_ci * This removes the need to do locking in the .ack/.eoi 8068c2ecf20Sopenharmony_ci * functions. 8078c2ecf20Sopenharmony_ci */ 8088c2ecf20Sopenharmony_ci if (cpumask_weight(dest) != 1) 8098c2ecf20Sopenharmony_ci return -EINVAL; 8108c2ecf20Sopenharmony_ci 8118c2ecf20Sopenharmony_ci if (!enable_one) 8128c2ecf20Sopenharmony_ci return 0; 8138c2ecf20Sopenharmony_ci 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 8168c2ecf20Sopenharmony_ci int coreid = octeon_coreid_for_cpu(cpu); 8178c2ecf20Sopenharmony_ci 8188c2ecf20Sopenharmony_ci lock = &per_cpu(octeon_irq_ciu_spinlock, cpu); 8198c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(lock, flags); 8208c2ecf20Sopenharmony_ci 8218c2ecf20Sopenharmony_ci if (cd->line == 0) 8228c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu); 8238c2ecf20Sopenharmony_ci else 8248c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu); 8258c2ecf20Sopenharmony_ci 8268c2ecf20Sopenharmony_ci if (cpumask_test_cpu(cpu, dest) && enable_one) { 8278c2ecf20Sopenharmony_ci enable_one = false; 8288c2ecf20Sopenharmony_ci __set_bit(cd->bit, pen); 8298c2ecf20Sopenharmony_ci } else { 8308c2ecf20Sopenharmony_ci __clear_bit(cd->bit, pen); 8318c2ecf20Sopenharmony_ci } 8328c2ecf20Sopenharmony_ci /* 8338c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before 8348c2ecf20Sopenharmony_ci * enabling the irq. 8358c2ecf20Sopenharmony_ci */ 8368c2ecf20Sopenharmony_ci wmb(); 8378c2ecf20Sopenharmony_ci 8388c2ecf20Sopenharmony_ci if (cd->line == 0) 8398c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen); 8408c2ecf20Sopenharmony_ci else 8418c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen); 8428c2ecf20Sopenharmony_ci 8438c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(lock, flags); 8448c2ecf20Sopenharmony_ci } 8458c2ecf20Sopenharmony_ci return 0; 8468c2ecf20Sopenharmony_ci} 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_ci/* 8498c2ecf20Sopenharmony_ci * Set affinity for the irq for chips that have the EN*_W1{S,C} 8508c2ecf20Sopenharmony_ci * registers. 8518c2ecf20Sopenharmony_ci */ 8528c2ecf20Sopenharmony_cistatic int octeon_irq_ciu_set_affinity_v2(struct irq_data *data, 8538c2ecf20Sopenharmony_ci const struct cpumask *dest, 8548c2ecf20Sopenharmony_ci bool force) 8558c2ecf20Sopenharmony_ci{ 8568c2ecf20Sopenharmony_ci int cpu; 8578c2ecf20Sopenharmony_ci bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data); 8588c2ecf20Sopenharmony_ci u64 mask; 8598c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci if (!enable_one) 8628c2ecf20Sopenharmony_ci return 0; 8638c2ecf20Sopenharmony_ci 8648c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 8658c2ecf20Sopenharmony_ci mask = 1ull << cd->bit; 8668c2ecf20Sopenharmony_ci 8678c2ecf20Sopenharmony_ci if (cd->line == 0) { 8688c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 8698c2ecf20Sopenharmony_ci unsigned long *pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu); 8708c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu) * 2; 8718c2ecf20Sopenharmony_ci if (cpumask_test_cpu(cpu, dest) && enable_one) { 8728c2ecf20Sopenharmony_ci enable_one = false; 8738c2ecf20Sopenharmony_ci set_bit(cd->bit, pen); 8748c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask); 8758c2ecf20Sopenharmony_ci } else { 8768c2ecf20Sopenharmony_ci clear_bit(cd->bit, pen); 8778c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask); 8788c2ecf20Sopenharmony_ci } 8798c2ecf20Sopenharmony_ci } 8808c2ecf20Sopenharmony_ci } else { 8818c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 8828c2ecf20Sopenharmony_ci unsigned long *pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu); 8838c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu) * 2 + 1; 8848c2ecf20Sopenharmony_ci if (cpumask_test_cpu(cpu, dest) && enable_one) { 8858c2ecf20Sopenharmony_ci enable_one = false; 8868c2ecf20Sopenharmony_ci set_bit(cd->bit, pen); 8878c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask); 8888c2ecf20Sopenharmony_ci } else { 8898c2ecf20Sopenharmony_ci clear_bit(cd->bit, pen); 8908c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask); 8918c2ecf20Sopenharmony_ci } 8928c2ecf20Sopenharmony_ci } 8938c2ecf20Sopenharmony_ci } 8948c2ecf20Sopenharmony_ci return 0; 8958c2ecf20Sopenharmony_ci} 8968c2ecf20Sopenharmony_ci 8978c2ecf20Sopenharmony_cistatic int octeon_irq_ciu_set_affinity_sum2(struct irq_data *data, 8988c2ecf20Sopenharmony_ci const struct cpumask *dest, 8998c2ecf20Sopenharmony_ci bool force) 9008c2ecf20Sopenharmony_ci{ 9018c2ecf20Sopenharmony_ci int cpu; 9028c2ecf20Sopenharmony_ci bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data); 9038c2ecf20Sopenharmony_ci u64 mask; 9048c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 9058c2ecf20Sopenharmony_ci 9068c2ecf20Sopenharmony_ci if (!enable_one) 9078c2ecf20Sopenharmony_ci return 0; 9088c2ecf20Sopenharmony_ci 9098c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 9108c2ecf20Sopenharmony_ci mask = 1ull << cd->bit; 9118c2ecf20Sopenharmony_ci 9128c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 9138c2ecf20Sopenharmony_ci int index = octeon_coreid_for_cpu(cpu); 9148c2ecf20Sopenharmony_ci 9158c2ecf20Sopenharmony_ci if (cpumask_test_cpu(cpu, dest) && enable_one) { 9168c2ecf20Sopenharmony_ci enable_one = false; 9178c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1S(index), mask); 9188c2ecf20Sopenharmony_ci } else { 9198c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(index), mask); 9208c2ecf20Sopenharmony_ci } 9218c2ecf20Sopenharmony_ci } 9228c2ecf20Sopenharmony_ci return 0; 9238c2ecf20Sopenharmony_ci} 9248c2ecf20Sopenharmony_ci#endif 9258c2ecf20Sopenharmony_ci 9268c2ecf20Sopenharmony_cistatic unsigned int edge_startup(struct irq_data *data) 9278c2ecf20Sopenharmony_ci{ 9288c2ecf20Sopenharmony_ci /* ack any pending edge-irq at startup, so there is 9298c2ecf20Sopenharmony_ci * an _edge_ to fire on when the event reappears. 9308c2ecf20Sopenharmony_ci */ 9318c2ecf20Sopenharmony_ci data->chip->irq_ack(data); 9328c2ecf20Sopenharmony_ci data->chip->irq_enable(data); 9338c2ecf20Sopenharmony_ci return 0; 9348c2ecf20Sopenharmony_ci} 9358c2ecf20Sopenharmony_ci 9368c2ecf20Sopenharmony_ci/* 9378c2ecf20Sopenharmony_ci * Newer octeon chips have support for lockless CIU operation. 9388c2ecf20Sopenharmony_ci */ 9398c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_v2 = { 9408c2ecf20Sopenharmony_ci .name = "CIU", 9418c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable_v2, 9428c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all_v2, 9438c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local_v2, 9448c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable_v2, 9458c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 9468c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu_set_affinity_v2, 9478c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 9488c2ecf20Sopenharmony_ci#endif 9498c2ecf20Sopenharmony_ci}; 9508c2ecf20Sopenharmony_ci 9518c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_v2_edge = { 9528c2ecf20Sopenharmony_ci .name = "CIU", 9538c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable_v2, 9548c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all_v2, 9558c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu_ack, 9568c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local_v2, 9578c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable_v2, 9588c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 9598c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu_set_affinity_v2, 9608c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 9618c2ecf20Sopenharmony_ci#endif 9628c2ecf20Sopenharmony_ci}; 9638c2ecf20Sopenharmony_ci 9648c2ecf20Sopenharmony_ci/* 9658c2ecf20Sopenharmony_ci * Newer octeon chips have support for lockless CIU operation. 9668c2ecf20Sopenharmony_ci */ 9678c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_sum2 = { 9688c2ecf20Sopenharmony_ci .name = "CIU", 9698c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable_sum2, 9708c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all_sum2, 9718c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local_sum2, 9728c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable_sum2, 9738c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 9748c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu_set_affinity_sum2, 9758c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 9768c2ecf20Sopenharmony_ci#endif 9778c2ecf20Sopenharmony_ci}; 9788c2ecf20Sopenharmony_ci 9798c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_sum2_edge = { 9808c2ecf20Sopenharmony_ci .name = "CIU", 9818c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable_sum2, 9828c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all_sum2, 9838c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu_ack_sum2, 9848c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local_sum2, 9858c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable_sum2, 9868c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 9878c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu_set_affinity_sum2, 9888c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 9898c2ecf20Sopenharmony_ci#endif 9908c2ecf20Sopenharmony_ci}; 9918c2ecf20Sopenharmony_ci 9928c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu = { 9938c2ecf20Sopenharmony_ci .name = "CIU", 9948c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable, 9958c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all, 9968c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local, 9978c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable, 9988c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 9998c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu_set_affinity, 10008c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 10018c2ecf20Sopenharmony_ci#endif 10028c2ecf20Sopenharmony_ci}; 10038c2ecf20Sopenharmony_ci 10048c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_edge = { 10058c2ecf20Sopenharmony_ci .name = "CIU", 10068c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable, 10078c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all, 10088c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu_ack, 10098c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local, 10108c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable, 10118c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 10128c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu_set_affinity, 10138c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 10148c2ecf20Sopenharmony_ci#endif 10158c2ecf20Sopenharmony_ci}; 10168c2ecf20Sopenharmony_ci 10178c2ecf20Sopenharmony_ci/* The mbox versions don't do any affinity or round-robin. */ 10188c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_mbox_v2 = { 10198c2ecf20Sopenharmony_ci .name = "CIU-M", 10208c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable_all_v2, 10218c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all_v2, 10228c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu_disable_local_v2, 10238c2ecf20Sopenharmony_ci .irq_eoi = octeon_irq_ciu_enable_local_v2, 10248c2ecf20Sopenharmony_ci 10258c2ecf20Sopenharmony_ci .irq_cpu_online = octeon_irq_ciu_enable_local_v2, 10268c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_ciu_disable_local_v2, 10278c2ecf20Sopenharmony_ci .flags = IRQCHIP_ONOFFLINE_ENABLED, 10288c2ecf20Sopenharmony_ci}; 10298c2ecf20Sopenharmony_ci 10308c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_mbox = { 10318c2ecf20Sopenharmony_ci .name = "CIU-M", 10328c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable_all, 10338c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all, 10348c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu_disable_local, 10358c2ecf20Sopenharmony_ci .irq_eoi = octeon_irq_ciu_enable_local, 10368c2ecf20Sopenharmony_ci 10378c2ecf20Sopenharmony_ci .irq_cpu_online = octeon_irq_ciu_enable_local, 10388c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_ciu_disable_local, 10398c2ecf20Sopenharmony_ci .flags = IRQCHIP_ONOFFLINE_ENABLED, 10408c2ecf20Sopenharmony_ci}; 10418c2ecf20Sopenharmony_ci 10428c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_gpio_v2 = { 10438c2ecf20Sopenharmony_ci .name = "CIU-GPIO", 10448c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable_gpio_v2, 10458c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_gpio_v2, 10468c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu_gpio_ack, 10478c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local_v2, 10488c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable_v2, 10498c2ecf20Sopenharmony_ci .irq_set_type = octeon_irq_ciu_gpio_set_type, 10508c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 10518c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu_set_affinity_v2, 10528c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 10538c2ecf20Sopenharmony_ci#endif 10548c2ecf20Sopenharmony_ci .flags = IRQCHIP_SET_TYPE_MASKED, 10558c2ecf20Sopenharmony_ci}; 10568c2ecf20Sopenharmony_ci 10578c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_gpio = { 10588c2ecf20Sopenharmony_ci .name = "CIU-GPIO", 10598c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_enable_gpio, 10608c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_gpio, 10618c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local, 10628c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable, 10638c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu_gpio_ack, 10648c2ecf20Sopenharmony_ci .irq_set_type = octeon_irq_ciu_gpio_set_type, 10658c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 10668c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu_set_affinity, 10678c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 10688c2ecf20Sopenharmony_ci#endif 10698c2ecf20Sopenharmony_ci .flags = IRQCHIP_SET_TYPE_MASKED, 10708c2ecf20Sopenharmony_ci}; 10718c2ecf20Sopenharmony_ci 10728c2ecf20Sopenharmony_ci/* 10738c2ecf20Sopenharmony_ci * Watchdog interrupts are special. They are associated with a single 10748c2ecf20Sopenharmony_ci * core, so we hardwire the affinity to that core. 10758c2ecf20Sopenharmony_ci */ 10768c2ecf20Sopenharmony_cistatic void octeon_irq_ciu_wd_enable(struct irq_data *data) 10778c2ecf20Sopenharmony_ci{ 10788c2ecf20Sopenharmony_ci unsigned long flags; 10798c2ecf20Sopenharmony_ci unsigned long *pen; 10808c2ecf20Sopenharmony_ci int coreid = data->irq - OCTEON_IRQ_WDOG0; /* Bit 0-63 of EN1 */ 10818c2ecf20Sopenharmony_ci int cpu = octeon_cpu_for_coreid(coreid); 10828c2ecf20Sopenharmony_ci raw_spinlock_t *lock = &per_cpu(octeon_irq_ciu_spinlock, cpu); 10838c2ecf20Sopenharmony_ci 10848c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(lock, flags); 10858c2ecf20Sopenharmony_ci pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu); 10868c2ecf20Sopenharmony_ci __set_bit(coreid, pen); 10878c2ecf20Sopenharmony_ci /* 10888c2ecf20Sopenharmony_ci * Must be visible to octeon_irq_ip{2,3}_ciu() before enabling 10898c2ecf20Sopenharmony_ci * the irq. 10908c2ecf20Sopenharmony_ci */ 10918c2ecf20Sopenharmony_ci wmb(); 10928c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen); 10938c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(lock, flags); 10948c2ecf20Sopenharmony_ci} 10958c2ecf20Sopenharmony_ci 10968c2ecf20Sopenharmony_ci/* 10978c2ecf20Sopenharmony_ci * Watchdog interrupts are special. They are associated with a single 10988c2ecf20Sopenharmony_ci * core, so we hardwire the affinity to that core. 10998c2ecf20Sopenharmony_ci */ 11008c2ecf20Sopenharmony_cistatic void octeon_irq_ciu1_wd_enable_v2(struct irq_data *data) 11018c2ecf20Sopenharmony_ci{ 11028c2ecf20Sopenharmony_ci int coreid = data->irq - OCTEON_IRQ_WDOG0; 11038c2ecf20Sopenharmony_ci int cpu = octeon_cpu_for_coreid(coreid); 11048c2ecf20Sopenharmony_ci 11058c2ecf20Sopenharmony_ci set_bit(coreid, &per_cpu(octeon_irq_ciu1_en_mirror, cpu)); 11068c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(coreid * 2 + 1), 1ull << coreid); 11078c2ecf20Sopenharmony_ci} 11088c2ecf20Sopenharmony_ci 11098c2ecf20Sopenharmony_ci 11108c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_wd_v2 = { 11118c2ecf20Sopenharmony_ci .name = "CIU-W", 11128c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu1_wd_enable_v2, 11138c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all_v2, 11148c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local_v2, 11158c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable_local_v2, 11168c2ecf20Sopenharmony_ci}; 11178c2ecf20Sopenharmony_ci 11188c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_wd = { 11198c2ecf20Sopenharmony_ci .name = "CIU-W", 11208c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu_wd_enable, 11218c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu_disable_all, 11228c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu_disable_local, 11238c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu_enable_local, 11248c2ecf20Sopenharmony_ci}; 11258c2ecf20Sopenharmony_ci 11268c2ecf20Sopenharmony_cistatic bool octeon_irq_ciu_is_edge(unsigned int line, unsigned int bit) 11278c2ecf20Sopenharmony_ci{ 11288c2ecf20Sopenharmony_ci bool edge = false; 11298c2ecf20Sopenharmony_ci 11308c2ecf20Sopenharmony_ci if (line == 0) 11318c2ecf20Sopenharmony_ci switch (bit) { 11328c2ecf20Sopenharmony_ci case 48 ... 49: /* GMX DRP */ 11338c2ecf20Sopenharmony_ci case 50: /* IPD_DRP */ 11348c2ecf20Sopenharmony_ci case 52 ... 55: /* Timers */ 11358c2ecf20Sopenharmony_ci case 58: /* MPI */ 11368c2ecf20Sopenharmony_ci edge = true; 11378c2ecf20Sopenharmony_ci break; 11388c2ecf20Sopenharmony_ci default: 11398c2ecf20Sopenharmony_ci break; 11408c2ecf20Sopenharmony_ci } 11418c2ecf20Sopenharmony_ci else /* line == 1 */ 11428c2ecf20Sopenharmony_ci switch (bit) { 11438c2ecf20Sopenharmony_ci case 47: /* PTP */ 11448c2ecf20Sopenharmony_ci edge = true; 11458c2ecf20Sopenharmony_ci break; 11468c2ecf20Sopenharmony_ci default: 11478c2ecf20Sopenharmony_ci break; 11488c2ecf20Sopenharmony_ci } 11498c2ecf20Sopenharmony_ci return edge; 11508c2ecf20Sopenharmony_ci} 11518c2ecf20Sopenharmony_ci 11528c2ecf20Sopenharmony_cistruct octeon_irq_gpio_domain_data { 11538c2ecf20Sopenharmony_ci unsigned int base_hwirq; 11548c2ecf20Sopenharmony_ci}; 11558c2ecf20Sopenharmony_ci 11568c2ecf20Sopenharmony_cistatic int octeon_irq_gpio_xlat(struct irq_domain *d, 11578c2ecf20Sopenharmony_ci struct device_node *node, 11588c2ecf20Sopenharmony_ci const u32 *intspec, 11598c2ecf20Sopenharmony_ci unsigned int intsize, 11608c2ecf20Sopenharmony_ci unsigned long *out_hwirq, 11618c2ecf20Sopenharmony_ci unsigned int *out_type) 11628c2ecf20Sopenharmony_ci{ 11638c2ecf20Sopenharmony_ci unsigned int type; 11648c2ecf20Sopenharmony_ci unsigned int pin; 11658c2ecf20Sopenharmony_ci unsigned int trigger; 11668c2ecf20Sopenharmony_ci 11678c2ecf20Sopenharmony_ci if (irq_domain_get_of_node(d) != node) 11688c2ecf20Sopenharmony_ci return -EINVAL; 11698c2ecf20Sopenharmony_ci 11708c2ecf20Sopenharmony_ci if (intsize < 2) 11718c2ecf20Sopenharmony_ci return -EINVAL; 11728c2ecf20Sopenharmony_ci 11738c2ecf20Sopenharmony_ci pin = intspec[0]; 11748c2ecf20Sopenharmony_ci if (pin >= 16) 11758c2ecf20Sopenharmony_ci return -EINVAL; 11768c2ecf20Sopenharmony_ci 11778c2ecf20Sopenharmony_ci trigger = intspec[1]; 11788c2ecf20Sopenharmony_ci 11798c2ecf20Sopenharmony_ci switch (trigger) { 11808c2ecf20Sopenharmony_ci case 1: 11818c2ecf20Sopenharmony_ci type = IRQ_TYPE_EDGE_RISING; 11828c2ecf20Sopenharmony_ci break; 11838c2ecf20Sopenharmony_ci case 2: 11848c2ecf20Sopenharmony_ci type = IRQ_TYPE_EDGE_FALLING; 11858c2ecf20Sopenharmony_ci break; 11868c2ecf20Sopenharmony_ci case 4: 11878c2ecf20Sopenharmony_ci type = IRQ_TYPE_LEVEL_HIGH; 11888c2ecf20Sopenharmony_ci break; 11898c2ecf20Sopenharmony_ci case 8: 11908c2ecf20Sopenharmony_ci type = IRQ_TYPE_LEVEL_LOW; 11918c2ecf20Sopenharmony_ci break; 11928c2ecf20Sopenharmony_ci default: 11938c2ecf20Sopenharmony_ci pr_err("Error: (%pOFn) Invalid irq trigger specification: %x\n", 11948c2ecf20Sopenharmony_ci node, 11958c2ecf20Sopenharmony_ci trigger); 11968c2ecf20Sopenharmony_ci type = IRQ_TYPE_LEVEL_LOW; 11978c2ecf20Sopenharmony_ci break; 11988c2ecf20Sopenharmony_ci } 11998c2ecf20Sopenharmony_ci *out_type = type; 12008c2ecf20Sopenharmony_ci *out_hwirq = pin; 12018c2ecf20Sopenharmony_ci 12028c2ecf20Sopenharmony_ci return 0; 12038c2ecf20Sopenharmony_ci} 12048c2ecf20Sopenharmony_ci 12058c2ecf20Sopenharmony_cistatic int octeon_irq_ciu_xlat(struct irq_domain *d, 12068c2ecf20Sopenharmony_ci struct device_node *node, 12078c2ecf20Sopenharmony_ci const u32 *intspec, 12088c2ecf20Sopenharmony_ci unsigned int intsize, 12098c2ecf20Sopenharmony_ci unsigned long *out_hwirq, 12108c2ecf20Sopenharmony_ci unsigned int *out_type) 12118c2ecf20Sopenharmony_ci{ 12128c2ecf20Sopenharmony_ci unsigned int ciu, bit; 12138c2ecf20Sopenharmony_ci struct octeon_irq_ciu_domain_data *dd = d->host_data; 12148c2ecf20Sopenharmony_ci 12158c2ecf20Sopenharmony_ci ciu = intspec[0]; 12168c2ecf20Sopenharmony_ci bit = intspec[1]; 12178c2ecf20Sopenharmony_ci 12188c2ecf20Sopenharmony_ci if (ciu >= dd->num_sum || bit > 63) 12198c2ecf20Sopenharmony_ci return -EINVAL; 12208c2ecf20Sopenharmony_ci 12218c2ecf20Sopenharmony_ci *out_hwirq = (ciu << 6) | bit; 12228c2ecf20Sopenharmony_ci *out_type = 0; 12238c2ecf20Sopenharmony_ci 12248c2ecf20Sopenharmony_ci return 0; 12258c2ecf20Sopenharmony_ci} 12268c2ecf20Sopenharmony_ci 12278c2ecf20Sopenharmony_cistatic struct irq_chip *octeon_irq_ciu_chip; 12288c2ecf20Sopenharmony_cistatic struct irq_chip *octeon_irq_ciu_chip_edge; 12298c2ecf20Sopenharmony_cistatic struct irq_chip *octeon_irq_gpio_chip; 12308c2ecf20Sopenharmony_ci 12318c2ecf20Sopenharmony_cistatic int octeon_irq_ciu_map(struct irq_domain *d, 12328c2ecf20Sopenharmony_ci unsigned int virq, irq_hw_number_t hw) 12338c2ecf20Sopenharmony_ci{ 12348c2ecf20Sopenharmony_ci int rv; 12358c2ecf20Sopenharmony_ci unsigned int line = hw >> 6; 12368c2ecf20Sopenharmony_ci unsigned int bit = hw & 63; 12378c2ecf20Sopenharmony_ci struct octeon_irq_ciu_domain_data *dd = d->host_data; 12388c2ecf20Sopenharmony_ci 12398c2ecf20Sopenharmony_ci if (line >= dd->num_sum || octeon_irq_ciu_to_irq[line][bit] != 0) 12408c2ecf20Sopenharmony_ci return -EINVAL; 12418c2ecf20Sopenharmony_ci 12428c2ecf20Sopenharmony_ci if (line == 2) { 12438c2ecf20Sopenharmony_ci if (octeon_irq_ciu_is_edge(line, bit)) 12448c2ecf20Sopenharmony_ci rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0, 12458c2ecf20Sopenharmony_ci &octeon_irq_chip_ciu_sum2_edge, 12468c2ecf20Sopenharmony_ci handle_edge_irq); 12478c2ecf20Sopenharmony_ci else 12488c2ecf20Sopenharmony_ci rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0, 12498c2ecf20Sopenharmony_ci &octeon_irq_chip_ciu_sum2, 12508c2ecf20Sopenharmony_ci handle_level_irq); 12518c2ecf20Sopenharmony_ci } else { 12528c2ecf20Sopenharmony_ci if (octeon_irq_ciu_is_edge(line, bit)) 12538c2ecf20Sopenharmony_ci rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0, 12548c2ecf20Sopenharmony_ci octeon_irq_ciu_chip_edge, 12558c2ecf20Sopenharmony_ci handle_edge_irq); 12568c2ecf20Sopenharmony_ci else 12578c2ecf20Sopenharmony_ci rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0, 12588c2ecf20Sopenharmony_ci octeon_irq_ciu_chip, 12598c2ecf20Sopenharmony_ci handle_level_irq); 12608c2ecf20Sopenharmony_ci } 12618c2ecf20Sopenharmony_ci return rv; 12628c2ecf20Sopenharmony_ci} 12638c2ecf20Sopenharmony_ci 12648c2ecf20Sopenharmony_cistatic int octeon_irq_gpio_map(struct irq_domain *d, 12658c2ecf20Sopenharmony_ci unsigned int virq, irq_hw_number_t hw) 12668c2ecf20Sopenharmony_ci{ 12678c2ecf20Sopenharmony_ci struct octeon_irq_gpio_domain_data *gpiod = d->host_data; 12688c2ecf20Sopenharmony_ci unsigned int line, bit; 12698c2ecf20Sopenharmony_ci int r; 12708c2ecf20Sopenharmony_ci 12718c2ecf20Sopenharmony_ci line = (hw + gpiod->base_hwirq) >> 6; 12728c2ecf20Sopenharmony_ci bit = (hw + gpiod->base_hwirq) & 63; 12738c2ecf20Sopenharmony_ci if (line >= ARRAY_SIZE(octeon_irq_ciu_to_irq) || 12748c2ecf20Sopenharmony_ci octeon_irq_ciu_to_irq[line][bit] != 0) 12758c2ecf20Sopenharmony_ci return -EINVAL; 12768c2ecf20Sopenharmony_ci 12778c2ecf20Sopenharmony_ci /* 12788c2ecf20Sopenharmony_ci * Default to handle_level_irq. If the DT contains a different 12798c2ecf20Sopenharmony_ci * trigger type, it will call the irq_set_type callback and 12808c2ecf20Sopenharmony_ci * the handler gets updated. 12818c2ecf20Sopenharmony_ci */ 12828c2ecf20Sopenharmony_ci r = octeon_irq_set_ciu_mapping(virq, line, bit, hw, 12838c2ecf20Sopenharmony_ci octeon_irq_gpio_chip, handle_level_irq); 12848c2ecf20Sopenharmony_ci return r; 12858c2ecf20Sopenharmony_ci} 12868c2ecf20Sopenharmony_ci 12878c2ecf20Sopenharmony_cistatic struct irq_domain_ops octeon_irq_domain_ciu_ops = { 12888c2ecf20Sopenharmony_ci .map = octeon_irq_ciu_map, 12898c2ecf20Sopenharmony_ci .unmap = octeon_irq_free_cd, 12908c2ecf20Sopenharmony_ci .xlate = octeon_irq_ciu_xlat, 12918c2ecf20Sopenharmony_ci}; 12928c2ecf20Sopenharmony_ci 12938c2ecf20Sopenharmony_cistatic struct irq_domain_ops octeon_irq_domain_gpio_ops = { 12948c2ecf20Sopenharmony_ci .map = octeon_irq_gpio_map, 12958c2ecf20Sopenharmony_ci .unmap = octeon_irq_free_cd, 12968c2ecf20Sopenharmony_ci .xlate = octeon_irq_gpio_xlat, 12978c2ecf20Sopenharmony_ci}; 12988c2ecf20Sopenharmony_ci 12998c2ecf20Sopenharmony_cistatic void octeon_irq_ip2_ciu(void) 13008c2ecf20Sopenharmony_ci{ 13018c2ecf20Sopenharmony_ci const unsigned long core_id = cvmx_get_core_num(); 13028c2ecf20Sopenharmony_ci u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INTX_SUM0(core_id * 2)); 13038c2ecf20Sopenharmony_ci 13048c2ecf20Sopenharmony_ci ciu_sum &= __this_cpu_read(octeon_irq_ciu0_en_mirror); 13058c2ecf20Sopenharmony_ci if (likely(ciu_sum)) { 13068c2ecf20Sopenharmony_ci int bit = fls64(ciu_sum) - 1; 13078c2ecf20Sopenharmony_ci int irq = octeon_irq_ciu_to_irq[0][bit]; 13088c2ecf20Sopenharmony_ci if (likely(irq)) 13098c2ecf20Sopenharmony_ci do_IRQ(irq); 13108c2ecf20Sopenharmony_ci else 13118c2ecf20Sopenharmony_ci spurious_interrupt(); 13128c2ecf20Sopenharmony_ci } else { 13138c2ecf20Sopenharmony_ci spurious_interrupt(); 13148c2ecf20Sopenharmony_ci } 13158c2ecf20Sopenharmony_ci} 13168c2ecf20Sopenharmony_ci 13178c2ecf20Sopenharmony_cistatic void octeon_irq_ip3_ciu(void) 13188c2ecf20Sopenharmony_ci{ 13198c2ecf20Sopenharmony_ci u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INT_SUM1); 13208c2ecf20Sopenharmony_ci 13218c2ecf20Sopenharmony_ci ciu_sum &= __this_cpu_read(octeon_irq_ciu1_en_mirror); 13228c2ecf20Sopenharmony_ci if (likely(ciu_sum)) { 13238c2ecf20Sopenharmony_ci int bit = fls64(ciu_sum) - 1; 13248c2ecf20Sopenharmony_ci int irq = octeon_irq_ciu_to_irq[1][bit]; 13258c2ecf20Sopenharmony_ci if (likely(irq)) 13268c2ecf20Sopenharmony_ci do_IRQ(irq); 13278c2ecf20Sopenharmony_ci else 13288c2ecf20Sopenharmony_ci spurious_interrupt(); 13298c2ecf20Sopenharmony_ci } else { 13308c2ecf20Sopenharmony_ci spurious_interrupt(); 13318c2ecf20Sopenharmony_ci } 13328c2ecf20Sopenharmony_ci} 13338c2ecf20Sopenharmony_ci 13348c2ecf20Sopenharmony_cistatic void octeon_irq_ip4_ciu(void) 13358c2ecf20Sopenharmony_ci{ 13368c2ecf20Sopenharmony_ci int coreid = cvmx_get_core_num(); 13378c2ecf20Sopenharmony_ci u64 ciu_sum = cvmx_read_csr(CVMX_CIU_SUM2_PPX_IP4(coreid)); 13388c2ecf20Sopenharmony_ci u64 ciu_en = cvmx_read_csr(CVMX_CIU_EN2_PPX_IP4(coreid)); 13398c2ecf20Sopenharmony_ci 13408c2ecf20Sopenharmony_ci ciu_sum &= ciu_en; 13418c2ecf20Sopenharmony_ci if (likely(ciu_sum)) { 13428c2ecf20Sopenharmony_ci int bit = fls64(ciu_sum) - 1; 13438c2ecf20Sopenharmony_ci int irq = octeon_irq_ciu_to_irq[2][bit]; 13448c2ecf20Sopenharmony_ci 13458c2ecf20Sopenharmony_ci if (likely(irq)) 13468c2ecf20Sopenharmony_ci do_IRQ(irq); 13478c2ecf20Sopenharmony_ci else 13488c2ecf20Sopenharmony_ci spurious_interrupt(); 13498c2ecf20Sopenharmony_ci } else { 13508c2ecf20Sopenharmony_ci spurious_interrupt(); 13518c2ecf20Sopenharmony_ci } 13528c2ecf20Sopenharmony_ci} 13538c2ecf20Sopenharmony_ci 13548c2ecf20Sopenharmony_cistatic bool octeon_irq_use_ip4; 13558c2ecf20Sopenharmony_ci 13568c2ecf20Sopenharmony_cistatic void octeon_irq_local_enable_ip4(void *arg) 13578c2ecf20Sopenharmony_ci{ 13588c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP4); 13598c2ecf20Sopenharmony_ci} 13608c2ecf20Sopenharmony_ci 13618c2ecf20Sopenharmony_cistatic void octeon_irq_ip4_mask(void) 13628c2ecf20Sopenharmony_ci{ 13638c2ecf20Sopenharmony_ci clear_c0_status(STATUSF_IP4); 13648c2ecf20Sopenharmony_ci spurious_interrupt(); 13658c2ecf20Sopenharmony_ci} 13668c2ecf20Sopenharmony_ci 13678c2ecf20Sopenharmony_cistatic void (*octeon_irq_ip2)(void); 13688c2ecf20Sopenharmony_cistatic void (*octeon_irq_ip3)(void); 13698c2ecf20Sopenharmony_cistatic void (*octeon_irq_ip4)(void); 13708c2ecf20Sopenharmony_ci 13718c2ecf20Sopenharmony_civoid (*octeon_irq_setup_secondary)(void); 13728c2ecf20Sopenharmony_ci 13738c2ecf20Sopenharmony_civoid octeon_irq_set_ip4_handler(octeon_irq_ip4_handler_t h) 13748c2ecf20Sopenharmony_ci{ 13758c2ecf20Sopenharmony_ci octeon_irq_ip4 = h; 13768c2ecf20Sopenharmony_ci octeon_irq_use_ip4 = true; 13778c2ecf20Sopenharmony_ci on_each_cpu(octeon_irq_local_enable_ip4, NULL, 1); 13788c2ecf20Sopenharmony_ci} 13798c2ecf20Sopenharmony_ci 13808c2ecf20Sopenharmony_cistatic void octeon_irq_percpu_enable(void) 13818c2ecf20Sopenharmony_ci{ 13828c2ecf20Sopenharmony_ci irq_cpu_online(); 13838c2ecf20Sopenharmony_ci} 13848c2ecf20Sopenharmony_ci 13858c2ecf20Sopenharmony_cistatic void octeon_irq_init_ciu_percpu(void) 13868c2ecf20Sopenharmony_ci{ 13878c2ecf20Sopenharmony_ci int coreid = cvmx_get_core_num(); 13888c2ecf20Sopenharmony_ci 13898c2ecf20Sopenharmony_ci 13908c2ecf20Sopenharmony_ci __this_cpu_write(octeon_irq_ciu0_en_mirror, 0); 13918c2ecf20Sopenharmony_ci __this_cpu_write(octeon_irq_ciu1_en_mirror, 0); 13928c2ecf20Sopenharmony_ci wmb(); 13938c2ecf20Sopenharmony_ci raw_spin_lock_init(this_cpu_ptr(&octeon_irq_ciu_spinlock)); 13948c2ecf20Sopenharmony_ci /* 13958c2ecf20Sopenharmony_ci * Disable All CIU Interrupts. The ones we need will be 13968c2ecf20Sopenharmony_ci * enabled later. Read the SUM register so we know the write 13978c2ecf20Sopenharmony_ci * completed. 13988c2ecf20Sopenharmony_ci */ 13998c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2)), 0); 14008c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2 + 1)), 0); 14018c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2)), 0); 14028c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2 + 1)), 0); 14038c2ecf20Sopenharmony_ci cvmx_read_csr(CVMX_CIU_INTX_SUM0((coreid * 2))); 14048c2ecf20Sopenharmony_ci} 14058c2ecf20Sopenharmony_ci 14068c2ecf20Sopenharmony_cistatic void octeon_irq_init_ciu2_percpu(void) 14078c2ecf20Sopenharmony_ci{ 14088c2ecf20Sopenharmony_ci u64 regx, ipx; 14098c2ecf20Sopenharmony_ci int coreid = cvmx_get_core_num(); 14108c2ecf20Sopenharmony_ci u64 base = CVMX_CIU2_EN_PPX_IP2_WRKQ(coreid); 14118c2ecf20Sopenharmony_ci 14128c2ecf20Sopenharmony_ci /* 14138c2ecf20Sopenharmony_ci * Disable All CIU2 Interrupts. The ones we need will be 14148c2ecf20Sopenharmony_ci * enabled later. Read the SUM register so we know the write 14158c2ecf20Sopenharmony_ci * completed. 14168c2ecf20Sopenharmony_ci * 14178c2ecf20Sopenharmony_ci * There are 9 registers and 3 IPX levels with strides 0x1000 14188c2ecf20Sopenharmony_ci * and 0x200 respectivly. Use loops to clear them. 14198c2ecf20Sopenharmony_ci */ 14208c2ecf20Sopenharmony_ci for (regx = 0; regx <= 0x8000; regx += 0x1000) { 14218c2ecf20Sopenharmony_ci for (ipx = 0; ipx <= 0x400; ipx += 0x200) 14228c2ecf20Sopenharmony_ci cvmx_write_csr(base + regx + ipx, 0); 14238c2ecf20Sopenharmony_ci } 14248c2ecf20Sopenharmony_ci 14258c2ecf20Sopenharmony_ci cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP2(coreid)); 14268c2ecf20Sopenharmony_ci} 14278c2ecf20Sopenharmony_ci 14288c2ecf20Sopenharmony_cistatic void octeon_irq_setup_secondary_ciu(void) 14298c2ecf20Sopenharmony_ci{ 14308c2ecf20Sopenharmony_ci octeon_irq_init_ciu_percpu(); 14318c2ecf20Sopenharmony_ci octeon_irq_percpu_enable(); 14328c2ecf20Sopenharmony_ci 14338c2ecf20Sopenharmony_ci /* Enable the CIU lines */ 14348c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP3 | STATUSF_IP2); 14358c2ecf20Sopenharmony_ci if (octeon_irq_use_ip4) 14368c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP4); 14378c2ecf20Sopenharmony_ci else 14388c2ecf20Sopenharmony_ci clear_c0_status(STATUSF_IP4); 14398c2ecf20Sopenharmony_ci} 14408c2ecf20Sopenharmony_ci 14418c2ecf20Sopenharmony_cistatic void octeon_irq_setup_secondary_ciu2(void) 14428c2ecf20Sopenharmony_ci{ 14438c2ecf20Sopenharmony_ci octeon_irq_init_ciu2_percpu(); 14448c2ecf20Sopenharmony_ci octeon_irq_percpu_enable(); 14458c2ecf20Sopenharmony_ci 14468c2ecf20Sopenharmony_ci /* Enable the CIU lines */ 14478c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP3 | STATUSF_IP2); 14488c2ecf20Sopenharmony_ci if (octeon_irq_use_ip4) 14498c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP4); 14508c2ecf20Sopenharmony_ci else 14518c2ecf20Sopenharmony_ci clear_c0_status(STATUSF_IP4); 14528c2ecf20Sopenharmony_ci} 14538c2ecf20Sopenharmony_ci 14548c2ecf20Sopenharmony_cistatic int __init octeon_irq_init_ciu( 14558c2ecf20Sopenharmony_ci struct device_node *ciu_node, struct device_node *parent) 14568c2ecf20Sopenharmony_ci{ 14578c2ecf20Sopenharmony_ci unsigned int i, r; 14588c2ecf20Sopenharmony_ci struct irq_chip *chip; 14598c2ecf20Sopenharmony_ci struct irq_chip *chip_edge; 14608c2ecf20Sopenharmony_ci struct irq_chip *chip_mbox; 14618c2ecf20Sopenharmony_ci struct irq_chip *chip_wd; 14628c2ecf20Sopenharmony_ci struct irq_domain *ciu_domain = NULL; 14638c2ecf20Sopenharmony_ci struct octeon_irq_ciu_domain_data *dd; 14648c2ecf20Sopenharmony_ci 14658c2ecf20Sopenharmony_ci dd = kzalloc(sizeof(*dd), GFP_KERNEL); 14668c2ecf20Sopenharmony_ci if (!dd) 14678c2ecf20Sopenharmony_ci return -ENOMEM; 14688c2ecf20Sopenharmony_ci 14698c2ecf20Sopenharmony_ci octeon_irq_init_ciu_percpu(); 14708c2ecf20Sopenharmony_ci octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu; 14718c2ecf20Sopenharmony_ci 14728c2ecf20Sopenharmony_ci octeon_irq_ip2 = octeon_irq_ip2_ciu; 14738c2ecf20Sopenharmony_ci octeon_irq_ip3 = octeon_irq_ip3_ciu; 14748c2ecf20Sopenharmony_ci if ((OCTEON_IS_OCTEON2() || OCTEON_IS_OCTEON3()) 14758c2ecf20Sopenharmony_ci && !OCTEON_IS_MODEL(OCTEON_CN63XX)) { 14768c2ecf20Sopenharmony_ci octeon_irq_ip4 = octeon_irq_ip4_ciu; 14778c2ecf20Sopenharmony_ci dd->num_sum = 3; 14788c2ecf20Sopenharmony_ci octeon_irq_use_ip4 = true; 14798c2ecf20Sopenharmony_ci } else { 14808c2ecf20Sopenharmony_ci octeon_irq_ip4 = octeon_irq_ip4_mask; 14818c2ecf20Sopenharmony_ci dd->num_sum = 2; 14828c2ecf20Sopenharmony_ci octeon_irq_use_ip4 = false; 14838c2ecf20Sopenharmony_ci } 14848c2ecf20Sopenharmony_ci if (OCTEON_IS_MODEL(OCTEON_CN58XX_PASS2_X) || 14858c2ecf20Sopenharmony_ci OCTEON_IS_MODEL(OCTEON_CN56XX_PASS2_X) || 14868c2ecf20Sopenharmony_ci OCTEON_IS_MODEL(OCTEON_CN52XX_PASS2_X) || 14878c2ecf20Sopenharmony_ci OCTEON_IS_OCTEON2() || OCTEON_IS_OCTEON3()) { 14888c2ecf20Sopenharmony_ci chip = &octeon_irq_chip_ciu_v2; 14898c2ecf20Sopenharmony_ci chip_edge = &octeon_irq_chip_ciu_v2_edge; 14908c2ecf20Sopenharmony_ci chip_mbox = &octeon_irq_chip_ciu_mbox_v2; 14918c2ecf20Sopenharmony_ci chip_wd = &octeon_irq_chip_ciu_wd_v2; 14928c2ecf20Sopenharmony_ci octeon_irq_gpio_chip = &octeon_irq_chip_ciu_gpio_v2; 14938c2ecf20Sopenharmony_ci } else { 14948c2ecf20Sopenharmony_ci chip = &octeon_irq_chip_ciu; 14958c2ecf20Sopenharmony_ci chip_edge = &octeon_irq_chip_ciu_edge; 14968c2ecf20Sopenharmony_ci chip_mbox = &octeon_irq_chip_ciu_mbox; 14978c2ecf20Sopenharmony_ci chip_wd = &octeon_irq_chip_ciu_wd; 14988c2ecf20Sopenharmony_ci octeon_irq_gpio_chip = &octeon_irq_chip_ciu_gpio; 14998c2ecf20Sopenharmony_ci } 15008c2ecf20Sopenharmony_ci octeon_irq_ciu_chip = chip; 15018c2ecf20Sopenharmony_ci octeon_irq_ciu_chip_edge = chip_edge; 15028c2ecf20Sopenharmony_ci 15038c2ecf20Sopenharmony_ci /* Mips internal */ 15048c2ecf20Sopenharmony_ci octeon_irq_init_core(); 15058c2ecf20Sopenharmony_ci 15068c2ecf20Sopenharmony_ci ciu_domain = irq_domain_add_tree( 15078c2ecf20Sopenharmony_ci ciu_node, &octeon_irq_domain_ciu_ops, dd); 15088c2ecf20Sopenharmony_ci irq_set_default_host(ciu_domain); 15098c2ecf20Sopenharmony_ci 15108c2ecf20Sopenharmony_ci /* CIU_0 */ 15118c2ecf20Sopenharmony_ci for (i = 0; i < 16; i++) { 15128c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping( 15138c2ecf20Sopenharmony_ci ciu_domain, i + OCTEON_IRQ_WORKQ0, 0, i + 0); 15148c2ecf20Sopenharmony_ci if (r) 15158c2ecf20Sopenharmony_ci goto err; 15168c2ecf20Sopenharmony_ci } 15178c2ecf20Sopenharmony_ci 15188c2ecf20Sopenharmony_ci r = octeon_irq_set_ciu_mapping( 15198c2ecf20Sopenharmony_ci OCTEON_IRQ_MBOX0, 0, 32, 0, chip_mbox, handle_percpu_irq); 15208c2ecf20Sopenharmony_ci if (r) 15218c2ecf20Sopenharmony_ci goto err; 15228c2ecf20Sopenharmony_ci r = octeon_irq_set_ciu_mapping( 15238c2ecf20Sopenharmony_ci OCTEON_IRQ_MBOX1, 0, 33, 0, chip_mbox, handle_percpu_irq); 15248c2ecf20Sopenharmony_ci if (r) 15258c2ecf20Sopenharmony_ci goto err; 15268c2ecf20Sopenharmony_ci 15278c2ecf20Sopenharmony_ci for (i = 0; i < 4; i++) { 15288c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping( 15298c2ecf20Sopenharmony_ci ciu_domain, i + OCTEON_IRQ_PCI_INT0, 0, i + 36); 15308c2ecf20Sopenharmony_ci if (r) 15318c2ecf20Sopenharmony_ci goto err; 15328c2ecf20Sopenharmony_ci } 15338c2ecf20Sopenharmony_ci for (i = 0; i < 4; i++) { 15348c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping( 15358c2ecf20Sopenharmony_ci ciu_domain, i + OCTEON_IRQ_PCI_MSI0, 0, i + 40); 15368c2ecf20Sopenharmony_ci if (r) 15378c2ecf20Sopenharmony_ci goto err; 15388c2ecf20Sopenharmony_ci } 15398c2ecf20Sopenharmony_ci 15408c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_TWSI, 0, 45); 15418c2ecf20Sopenharmony_ci if (r) 15428c2ecf20Sopenharmony_ci goto err; 15438c2ecf20Sopenharmony_ci 15448c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_RML, 0, 46); 15458c2ecf20Sopenharmony_ci if (r) 15468c2ecf20Sopenharmony_ci goto err; 15478c2ecf20Sopenharmony_ci 15488c2ecf20Sopenharmony_ci for (i = 0; i < 4; i++) { 15498c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping( 15508c2ecf20Sopenharmony_ci ciu_domain, i + OCTEON_IRQ_TIMER0, 0, i + 52); 15518c2ecf20Sopenharmony_ci if (r) 15528c2ecf20Sopenharmony_ci goto err; 15538c2ecf20Sopenharmony_ci } 15548c2ecf20Sopenharmony_ci 15558c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_TWSI2, 0, 59); 15568c2ecf20Sopenharmony_ci if (r) 15578c2ecf20Sopenharmony_ci goto err; 15588c2ecf20Sopenharmony_ci 15598c2ecf20Sopenharmony_ci /* CIU_1 */ 15608c2ecf20Sopenharmony_ci for (i = 0; i < 16; i++) { 15618c2ecf20Sopenharmony_ci r = octeon_irq_set_ciu_mapping( 15628c2ecf20Sopenharmony_ci i + OCTEON_IRQ_WDOG0, 1, i + 0, 0, chip_wd, 15638c2ecf20Sopenharmony_ci handle_level_irq); 15648c2ecf20Sopenharmony_ci if (r) 15658c2ecf20Sopenharmony_ci goto err; 15668c2ecf20Sopenharmony_ci } 15678c2ecf20Sopenharmony_ci 15688c2ecf20Sopenharmony_ci /* Enable the CIU lines */ 15698c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP3 | STATUSF_IP2); 15708c2ecf20Sopenharmony_ci if (octeon_irq_use_ip4) 15718c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP4); 15728c2ecf20Sopenharmony_ci else 15738c2ecf20Sopenharmony_ci clear_c0_status(STATUSF_IP4); 15748c2ecf20Sopenharmony_ci 15758c2ecf20Sopenharmony_ci return 0; 15768c2ecf20Sopenharmony_cierr: 15778c2ecf20Sopenharmony_ci return r; 15788c2ecf20Sopenharmony_ci} 15798c2ecf20Sopenharmony_ci 15808c2ecf20Sopenharmony_cistatic int __init octeon_irq_init_gpio( 15818c2ecf20Sopenharmony_ci struct device_node *gpio_node, struct device_node *parent) 15828c2ecf20Sopenharmony_ci{ 15838c2ecf20Sopenharmony_ci struct octeon_irq_gpio_domain_data *gpiod; 15848c2ecf20Sopenharmony_ci u32 interrupt_cells; 15858c2ecf20Sopenharmony_ci unsigned int base_hwirq; 15868c2ecf20Sopenharmony_ci int r; 15878c2ecf20Sopenharmony_ci 15888c2ecf20Sopenharmony_ci r = of_property_read_u32(parent, "#interrupt-cells", &interrupt_cells); 15898c2ecf20Sopenharmony_ci if (r) 15908c2ecf20Sopenharmony_ci return r; 15918c2ecf20Sopenharmony_ci 15928c2ecf20Sopenharmony_ci if (interrupt_cells == 1) { 15938c2ecf20Sopenharmony_ci u32 v; 15948c2ecf20Sopenharmony_ci 15958c2ecf20Sopenharmony_ci r = of_property_read_u32_index(gpio_node, "interrupts", 0, &v); 15968c2ecf20Sopenharmony_ci if (r) { 15978c2ecf20Sopenharmony_ci pr_warn("No \"interrupts\" property.\n"); 15988c2ecf20Sopenharmony_ci return r; 15998c2ecf20Sopenharmony_ci } 16008c2ecf20Sopenharmony_ci base_hwirq = v; 16018c2ecf20Sopenharmony_ci } else if (interrupt_cells == 2) { 16028c2ecf20Sopenharmony_ci u32 v0, v1; 16038c2ecf20Sopenharmony_ci 16048c2ecf20Sopenharmony_ci r = of_property_read_u32_index(gpio_node, "interrupts", 0, &v0); 16058c2ecf20Sopenharmony_ci if (r) { 16068c2ecf20Sopenharmony_ci pr_warn("No \"interrupts\" property.\n"); 16078c2ecf20Sopenharmony_ci return r; 16088c2ecf20Sopenharmony_ci } 16098c2ecf20Sopenharmony_ci r = of_property_read_u32_index(gpio_node, "interrupts", 1, &v1); 16108c2ecf20Sopenharmony_ci if (r) { 16118c2ecf20Sopenharmony_ci pr_warn("No \"interrupts\" property.\n"); 16128c2ecf20Sopenharmony_ci return r; 16138c2ecf20Sopenharmony_ci } 16148c2ecf20Sopenharmony_ci base_hwirq = (v0 << 6) | v1; 16158c2ecf20Sopenharmony_ci } else { 16168c2ecf20Sopenharmony_ci pr_warn("Bad \"#interrupt-cells\" property: %u\n", 16178c2ecf20Sopenharmony_ci interrupt_cells); 16188c2ecf20Sopenharmony_ci return -EINVAL; 16198c2ecf20Sopenharmony_ci } 16208c2ecf20Sopenharmony_ci 16218c2ecf20Sopenharmony_ci gpiod = kzalloc(sizeof(*gpiod), GFP_KERNEL); 16228c2ecf20Sopenharmony_ci if (gpiod) { 16238c2ecf20Sopenharmony_ci /* gpio domain host_data is the base hwirq number. */ 16248c2ecf20Sopenharmony_ci gpiod->base_hwirq = base_hwirq; 16258c2ecf20Sopenharmony_ci irq_domain_add_linear( 16268c2ecf20Sopenharmony_ci gpio_node, 16, &octeon_irq_domain_gpio_ops, gpiod); 16278c2ecf20Sopenharmony_ci } else { 16288c2ecf20Sopenharmony_ci pr_warn("Cannot allocate memory for GPIO irq_domain.\n"); 16298c2ecf20Sopenharmony_ci return -ENOMEM; 16308c2ecf20Sopenharmony_ci } 16318c2ecf20Sopenharmony_ci 16328c2ecf20Sopenharmony_ci /* 16338c2ecf20Sopenharmony_ci * Clear the OF_POPULATED flag that was set by of_irq_init() 16348c2ecf20Sopenharmony_ci * so that all GPIO devices will be probed. 16358c2ecf20Sopenharmony_ci */ 16368c2ecf20Sopenharmony_ci of_node_clear_flag(gpio_node, OF_POPULATED); 16378c2ecf20Sopenharmony_ci 16388c2ecf20Sopenharmony_ci return 0; 16398c2ecf20Sopenharmony_ci} 16408c2ecf20Sopenharmony_ci/* 16418c2ecf20Sopenharmony_ci * Watchdog interrupts are special. They are associated with a single 16428c2ecf20Sopenharmony_ci * core, so we hardwire the affinity to that core. 16438c2ecf20Sopenharmony_ci */ 16448c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_wd_enable(struct irq_data *data) 16458c2ecf20Sopenharmony_ci{ 16468c2ecf20Sopenharmony_ci u64 mask; 16478c2ecf20Sopenharmony_ci u64 en_addr; 16488c2ecf20Sopenharmony_ci int coreid = data->irq - OCTEON_IRQ_WDOG0; 16498c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 16508c2ecf20Sopenharmony_ci 16518c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 16528c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 16538c2ecf20Sopenharmony_ci 16548c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) + 16558c2ecf20Sopenharmony_ci (0x1000ull * cd->line); 16568c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 16578c2ecf20Sopenharmony_ci 16588c2ecf20Sopenharmony_ci} 16598c2ecf20Sopenharmony_ci 16608c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_enable(struct irq_data *data) 16618c2ecf20Sopenharmony_ci{ 16628c2ecf20Sopenharmony_ci u64 mask; 16638c2ecf20Sopenharmony_ci u64 en_addr; 16648c2ecf20Sopenharmony_ci int cpu = next_cpu_for_irq(data); 16658c2ecf20Sopenharmony_ci int coreid = octeon_coreid_for_cpu(cpu); 16668c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 16678c2ecf20Sopenharmony_ci 16688c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 16698c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 16708c2ecf20Sopenharmony_ci 16718c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) + 16728c2ecf20Sopenharmony_ci (0x1000ull * cd->line); 16738c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 16748c2ecf20Sopenharmony_ci} 16758c2ecf20Sopenharmony_ci 16768c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_enable_local(struct irq_data *data) 16778c2ecf20Sopenharmony_ci{ 16788c2ecf20Sopenharmony_ci u64 mask; 16798c2ecf20Sopenharmony_ci u64 en_addr; 16808c2ecf20Sopenharmony_ci int coreid = cvmx_get_core_num(); 16818c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 16828c2ecf20Sopenharmony_ci 16838c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 16848c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 16858c2ecf20Sopenharmony_ci 16868c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) + 16878c2ecf20Sopenharmony_ci (0x1000ull * cd->line); 16888c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 16898c2ecf20Sopenharmony_ci 16908c2ecf20Sopenharmony_ci} 16918c2ecf20Sopenharmony_ci 16928c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_disable_local(struct irq_data *data) 16938c2ecf20Sopenharmony_ci{ 16948c2ecf20Sopenharmony_ci u64 mask; 16958c2ecf20Sopenharmony_ci u64 en_addr; 16968c2ecf20Sopenharmony_ci int coreid = cvmx_get_core_num(); 16978c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 16988c2ecf20Sopenharmony_ci 16998c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 17008c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 17018c2ecf20Sopenharmony_ci 17028c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C(coreid) + 17038c2ecf20Sopenharmony_ci (0x1000ull * cd->line); 17048c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 17058c2ecf20Sopenharmony_ci 17068c2ecf20Sopenharmony_ci} 17078c2ecf20Sopenharmony_ci 17088c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_ack(struct irq_data *data) 17098c2ecf20Sopenharmony_ci{ 17108c2ecf20Sopenharmony_ci u64 mask; 17118c2ecf20Sopenharmony_ci u64 en_addr; 17128c2ecf20Sopenharmony_ci int coreid = cvmx_get_core_num(); 17138c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 17148c2ecf20Sopenharmony_ci 17158c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 17168c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 17178c2ecf20Sopenharmony_ci 17188c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_RAW_PPX_IP2_WRKQ(coreid) + (0x1000ull * cd->line); 17198c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 17208c2ecf20Sopenharmony_ci 17218c2ecf20Sopenharmony_ci} 17228c2ecf20Sopenharmony_ci 17238c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_disable_all(struct irq_data *data) 17248c2ecf20Sopenharmony_ci{ 17258c2ecf20Sopenharmony_ci int cpu; 17268c2ecf20Sopenharmony_ci u64 mask; 17278c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 17288c2ecf20Sopenharmony_ci 17298c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 17308c2ecf20Sopenharmony_ci mask = 1ull << (cd->bit); 17318c2ecf20Sopenharmony_ci 17328c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 17338c2ecf20Sopenharmony_ci u64 en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C( 17348c2ecf20Sopenharmony_ci octeon_coreid_for_cpu(cpu)) + (0x1000ull * cd->line); 17358c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 17368c2ecf20Sopenharmony_ci } 17378c2ecf20Sopenharmony_ci} 17388c2ecf20Sopenharmony_ci 17398c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_mbox_enable_all(struct irq_data *data) 17408c2ecf20Sopenharmony_ci{ 17418c2ecf20Sopenharmony_ci int cpu; 17428c2ecf20Sopenharmony_ci u64 mask; 17438c2ecf20Sopenharmony_ci 17448c2ecf20Sopenharmony_ci mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0); 17458c2ecf20Sopenharmony_ci 17468c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 17478c2ecf20Sopenharmony_ci u64 en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1S( 17488c2ecf20Sopenharmony_ci octeon_coreid_for_cpu(cpu)); 17498c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 17508c2ecf20Sopenharmony_ci } 17518c2ecf20Sopenharmony_ci} 17528c2ecf20Sopenharmony_ci 17538c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_mbox_disable_all(struct irq_data *data) 17548c2ecf20Sopenharmony_ci{ 17558c2ecf20Sopenharmony_ci int cpu; 17568c2ecf20Sopenharmony_ci u64 mask; 17578c2ecf20Sopenharmony_ci 17588c2ecf20Sopenharmony_ci mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0); 17598c2ecf20Sopenharmony_ci 17608c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 17618c2ecf20Sopenharmony_ci u64 en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1C( 17628c2ecf20Sopenharmony_ci octeon_coreid_for_cpu(cpu)); 17638c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 17648c2ecf20Sopenharmony_ci } 17658c2ecf20Sopenharmony_ci} 17668c2ecf20Sopenharmony_ci 17678c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_mbox_enable_local(struct irq_data *data) 17688c2ecf20Sopenharmony_ci{ 17698c2ecf20Sopenharmony_ci u64 mask; 17708c2ecf20Sopenharmony_ci u64 en_addr; 17718c2ecf20Sopenharmony_ci int coreid = cvmx_get_core_num(); 17728c2ecf20Sopenharmony_ci 17738c2ecf20Sopenharmony_ci mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0); 17748c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1S(coreid); 17758c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 17768c2ecf20Sopenharmony_ci} 17778c2ecf20Sopenharmony_ci 17788c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_mbox_disable_local(struct irq_data *data) 17798c2ecf20Sopenharmony_ci{ 17808c2ecf20Sopenharmony_ci u64 mask; 17818c2ecf20Sopenharmony_ci u64 en_addr; 17828c2ecf20Sopenharmony_ci int coreid = cvmx_get_core_num(); 17838c2ecf20Sopenharmony_ci 17848c2ecf20Sopenharmony_ci mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0); 17858c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1C(coreid); 17868c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 17878c2ecf20Sopenharmony_ci} 17888c2ecf20Sopenharmony_ci 17898c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 17908c2ecf20Sopenharmony_cistatic int octeon_irq_ciu2_set_affinity(struct irq_data *data, 17918c2ecf20Sopenharmony_ci const struct cpumask *dest, bool force) 17928c2ecf20Sopenharmony_ci{ 17938c2ecf20Sopenharmony_ci int cpu; 17948c2ecf20Sopenharmony_ci bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data); 17958c2ecf20Sopenharmony_ci u64 mask; 17968c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 17978c2ecf20Sopenharmony_ci 17988c2ecf20Sopenharmony_ci if (!enable_one) 17998c2ecf20Sopenharmony_ci return 0; 18008c2ecf20Sopenharmony_ci 18018c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 18028c2ecf20Sopenharmony_ci mask = 1ull << cd->bit; 18038c2ecf20Sopenharmony_ci 18048c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) { 18058c2ecf20Sopenharmony_ci u64 en_addr; 18068c2ecf20Sopenharmony_ci if (cpumask_test_cpu(cpu, dest) && enable_one) { 18078c2ecf20Sopenharmony_ci enable_one = false; 18088c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S( 18098c2ecf20Sopenharmony_ci octeon_coreid_for_cpu(cpu)) + 18108c2ecf20Sopenharmony_ci (0x1000ull * cd->line); 18118c2ecf20Sopenharmony_ci } else { 18128c2ecf20Sopenharmony_ci en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C( 18138c2ecf20Sopenharmony_ci octeon_coreid_for_cpu(cpu)) + 18148c2ecf20Sopenharmony_ci (0x1000ull * cd->line); 18158c2ecf20Sopenharmony_ci } 18168c2ecf20Sopenharmony_ci cvmx_write_csr(en_addr, mask); 18178c2ecf20Sopenharmony_ci } 18188c2ecf20Sopenharmony_ci 18198c2ecf20Sopenharmony_ci return 0; 18208c2ecf20Sopenharmony_ci} 18218c2ecf20Sopenharmony_ci#endif 18228c2ecf20Sopenharmony_ci 18238c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_enable_gpio(struct irq_data *data) 18248c2ecf20Sopenharmony_ci{ 18258c2ecf20Sopenharmony_ci octeon_irq_gpio_setup(data); 18268c2ecf20Sopenharmony_ci octeon_irq_ciu2_enable(data); 18278c2ecf20Sopenharmony_ci} 18288c2ecf20Sopenharmony_ci 18298c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_disable_gpio(struct irq_data *data) 18308c2ecf20Sopenharmony_ci{ 18318c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 18328c2ecf20Sopenharmony_ci 18338c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 18348c2ecf20Sopenharmony_ci 18358c2ecf20Sopenharmony_ci cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0); 18368c2ecf20Sopenharmony_ci 18378c2ecf20Sopenharmony_ci octeon_irq_ciu2_disable_all(data); 18388c2ecf20Sopenharmony_ci} 18398c2ecf20Sopenharmony_ci 18408c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2 = { 18418c2ecf20Sopenharmony_ci .name = "CIU2-E", 18428c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu2_enable, 18438c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu2_disable_all, 18448c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu2_disable_local, 18458c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu2_enable, 18468c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 18478c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu2_set_affinity, 18488c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 18498c2ecf20Sopenharmony_ci#endif 18508c2ecf20Sopenharmony_ci}; 18518c2ecf20Sopenharmony_ci 18528c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2_edge = { 18538c2ecf20Sopenharmony_ci .name = "CIU2-E", 18548c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu2_enable, 18558c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu2_disable_all, 18568c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu2_ack, 18578c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu2_disable_local, 18588c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu2_enable, 18598c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 18608c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu2_set_affinity, 18618c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 18628c2ecf20Sopenharmony_ci#endif 18638c2ecf20Sopenharmony_ci}; 18648c2ecf20Sopenharmony_ci 18658c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2_mbox = { 18668c2ecf20Sopenharmony_ci .name = "CIU2-M", 18678c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu2_mbox_enable_all, 18688c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu2_mbox_disable_all, 18698c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu2_mbox_disable_local, 18708c2ecf20Sopenharmony_ci .irq_eoi = octeon_irq_ciu2_mbox_enable_local, 18718c2ecf20Sopenharmony_ci 18728c2ecf20Sopenharmony_ci .irq_cpu_online = octeon_irq_ciu2_mbox_enable_local, 18738c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_ciu2_mbox_disable_local, 18748c2ecf20Sopenharmony_ci .flags = IRQCHIP_ONOFFLINE_ENABLED, 18758c2ecf20Sopenharmony_ci}; 18768c2ecf20Sopenharmony_ci 18778c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2_wd = { 18788c2ecf20Sopenharmony_ci .name = "CIU2-W", 18798c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu2_wd_enable, 18808c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu2_disable_all, 18818c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu2_disable_local, 18828c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu2_enable_local, 18838c2ecf20Sopenharmony_ci}; 18848c2ecf20Sopenharmony_ci 18858c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2_gpio = { 18868c2ecf20Sopenharmony_ci .name = "CIU-GPIO", 18878c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu2_enable_gpio, 18888c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu2_disable_gpio, 18898c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu_gpio_ack, 18908c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu2_disable_local, 18918c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu2_enable, 18928c2ecf20Sopenharmony_ci .irq_set_type = octeon_irq_ciu_gpio_set_type, 18938c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 18948c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu2_set_affinity, 18958c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 18968c2ecf20Sopenharmony_ci#endif 18978c2ecf20Sopenharmony_ci .flags = IRQCHIP_SET_TYPE_MASKED, 18988c2ecf20Sopenharmony_ci}; 18998c2ecf20Sopenharmony_ci 19008c2ecf20Sopenharmony_cistatic int octeon_irq_ciu2_xlat(struct irq_domain *d, 19018c2ecf20Sopenharmony_ci struct device_node *node, 19028c2ecf20Sopenharmony_ci const u32 *intspec, 19038c2ecf20Sopenharmony_ci unsigned int intsize, 19048c2ecf20Sopenharmony_ci unsigned long *out_hwirq, 19058c2ecf20Sopenharmony_ci unsigned int *out_type) 19068c2ecf20Sopenharmony_ci{ 19078c2ecf20Sopenharmony_ci unsigned int ciu, bit; 19088c2ecf20Sopenharmony_ci 19098c2ecf20Sopenharmony_ci ciu = intspec[0]; 19108c2ecf20Sopenharmony_ci bit = intspec[1]; 19118c2ecf20Sopenharmony_ci 19128c2ecf20Sopenharmony_ci *out_hwirq = (ciu << 6) | bit; 19138c2ecf20Sopenharmony_ci *out_type = 0; 19148c2ecf20Sopenharmony_ci 19158c2ecf20Sopenharmony_ci return 0; 19168c2ecf20Sopenharmony_ci} 19178c2ecf20Sopenharmony_ci 19188c2ecf20Sopenharmony_cistatic bool octeon_irq_ciu2_is_edge(unsigned int line, unsigned int bit) 19198c2ecf20Sopenharmony_ci{ 19208c2ecf20Sopenharmony_ci bool edge = false; 19218c2ecf20Sopenharmony_ci 19228c2ecf20Sopenharmony_ci if (line == 3) /* MIO */ 19238c2ecf20Sopenharmony_ci switch (bit) { 19248c2ecf20Sopenharmony_ci case 2: /* IPD_DRP */ 19258c2ecf20Sopenharmony_ci case 8 ... 11: /* Timers */ 19268c2ecf20Sopenharmony_ci case 48: /* PTP */ 19278c2ecf20Sopenharmony_ci edge = true; 19288c2ecf20Sopenharmony_ci break; 19298c2ecf20Sopenharmony_ci default: 19308c2ecf20Sopenharmony_ci break; 19318c2ecf20Sopenharmony_ci } 19328c2ecf20Sopenharmony_ci else if (line == 6) /* PKT */ 19338c2ecf20Sopenharmony_ci switch (bit) { 19348c2ecf20Sopenharmony_ci case 52 ... 53: /* ILK_DRP */ 19358c2ecf20Sopenharmony_ci case 8 ... 12: /* GMX_DRP */ 19368c2ecf20Sopenharmony_ci edge = true; 19378c2ecf20Sopenharmony_ci break; 19388c2ecf20Sopenharmony_ci default: 19398c2ecf20Sopenharmony_ci break; 19408c2ecf20Sopenharmony_ci } 19418c2ecf20Sopenharmony_ci return edge; 19428c2ecf20Sopenharmony_ci} 19438c2ecf20Sopenharmony_ci 19448c2ecf20Sopenharmony_cistatic int octeon_irq_ciu2_map(struct irq_domain *d, 19458c2ecf20Sopenharmony_ci unsigned int virq, irq_hw_number_t hw) 19468c2ecf20Sopenharmony_ci{ 19478c2ecf20Sopenharmony_ci unsigned int line = hw >> 6; 19488c2ecf20Sopenharmony_ci unsigned int bit = hw & 63; 19498c2ecf20Sopenharmony_ci 19508c2ecf20Sopenharmony_ci /* 19518c2ecf20Sopenharmony_ci * Don't map irq if it is reserved for GPIO. 19528c2ecf20Sopenharmony_ci * (Line 7 are the GPIO lines.) 19538c2ecf20Sopenharmony_ci */ 19548c2ecf20Sopenharmony_ci if (line == 7) 19558c2ecf20Sopenharmony_ci return 0; 19568c2ecf20Sopenharmony_ci 19578c2ecf20Sopenharmony_ci if (line > 7 || octeon_irq_ciu_to_irq[line][bit] != 0) 19588c2ecf20Sopenharmony_ci return -EINVAL; 19598c2ecf20Sopenharmony_ci 19608c2ecf20Sopenharmony_ci if (octeon_irq_ciu2_is_edge(line, bit)) 19618c2ecf20Sopenharmony_ci octeon_irq_set_ciu_mapping(virq, line, bit, 0, 19628c2ecf20Sopenharmony_ci &octeon_irq_chip_ciu2_edge, 19638c2ecf20Sopenharmony_ci handle_edge_irq); 19648c2ecf20Sopenharmony_ci else 19658c2ecf20Sopenharmony_ci octeon_irq_set_ciu_mapping(virq, line, bit, 0, 19668c2ecf20Sopenharmony_ci &octeon_irq_chip_ciu2, 19678c2ecf20Sopenharmony_ci handle_level_irq); 19688c2ecf20Sopenharmony_ci 19698c2ecf20Sopenharmony_ci return 0; 19708c2ecf20Sopenharmony_ci} 19718c2ecf20Sopenharmony_ci 19728c2ecf20Sopenharmony_cistatic struct irq_domain_ops octeon_irq_domain_ciu2_ops = { 19738c2ecf20Sopenharmony_ci .map = octeon_irq_ciu2_map, 19748c2ecf20Sopenharmony_ci .unmap = octeon_irq_free_cd, 19758c2ecf20Sopenharmony_ci .xlate = octeon_irq_ciu2_xlat, 19768c2ecf20Sopenharmony_ci}; 19778c2ecf20Sopenharmony_ci 19788c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2(void) 19798c2ecf20Sopenharmony_ci{ 19808c2ecf20Sopenharmony_ci int line; 19818c2ecf20Sopenharmony_ci int bit; 19828c2ecf20Sopenharmony_ci int irq; 19838c2ecf20Sopenharmony_ci u64 src_reg, src, sum; 19848c2ecf20Sopenharmony_ci const unsigned long core_id = cvmx_get_core_num(); 19858c2ecf20Sopenharmony_ci 19868c2ecf20Sopenharmony_ci sum = cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP2(core_id)) & 0xfful; 19878c2ecf20Sopenharmony_ci 19888c2ecf20Sopenharmony_ci if (unlikely(!sum)) 19898c2ecf20Sopenharmony_ci goto spurious; 19908c2ecf20Sopenharmony_ci 19918c2ecf20Sopenharmony_ci line = fls64(sum) - 1; 19928c2ecf20Sopenharmony_ci src_reg = CVMX_CIU2_SRC_PPX_IP2_WRKQ(core_id) + (0x1000 * line); 19938c2ecf20Sopenharmony_ci src = cvmx_read_csr(src_reg); 19948c2ecf20Sopenharmony_ci 19958c2ecf20Sopenharmony_ci if (unlikely(!src)) 19968c2ecf20Sopenharmony_ci goto spurious; 19978c2ecf20Sopenharmony_ci 19988c2ecf20Sopenharmony_ci bit = fls64(src) - 1; 19998c2ecf20Sopenharmony_ci irq = octeon_irq_ciu_to_irq[line][bit]; 20008c2ecf20Sopenharmony_ci if (unlikely(!irq)) 20018c2ecf20Sopenharmony_ci goto spurious; 20028c2ecf20Sopenharmony_ci 20038c2ecf20Sopenharmony_ci do_IRQ(irq); 20048c2ecf20Sopenharmony_ci goto out; 20058c2ecf20Sopenharmony_ci 20068c2ecf20Sopenharmony_cispurious: 20078c2ecf20Sopenharmony_ci spurious_interrupt(); 20088c2ecf20Sopenharmony_ciout: 20098c2ecf20Sopenharmony_ci /* CN68XX pass 1.x has an errata that accessing the ACK registers 20108c2ecf20Sopenharmony_ci can stop interrupts from propagating */ 20118c2ecf20Sopenharmony_ci if (OCTEON_IS_MODEL(OCTEON_CN68XX)) 20128c2ecf20Sopenharmony_ci cvmx_read_csr(CVMX_CIU2_INTR_CIU_READY); 20138c2ecf20Sopenharmony_ci else 20148c2ecf20Sopenharmony_ci cvmx_read_csr(CVMX_CIU2_ACK_PPX_IP2(core_id)); 20158c2ecf20Sopenharmony_ci return; 20168c2ecf20Sopenharmony_ci} 20178c2ecf20Sopenharmony_ci 20188c2ecf20Sopenharmony_cistatic void octeon_irq_ciu2_mbox(void) 20198c2ecf20Sopenharmony_ci{ 20208c2ecf20Sopenharmony_ci int line; 20218c2ecf20Sopenharmony_ci 20228c2ecf20Sopenharmony_ci const unsigned long core_id = cvmx_get_core_num(); 20238c2ecf20Sopenharmony_ci u64 sum = cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP3(core_id)) >> 60; 20248c2ecf20Sopenharmony_ci 20258c2ecf20Sopenharmony_ci if (unlikely(!sum)) 20268c2ecf20Sopenharmony_ci goto spurious; 20278c2ecf20Sopenharmony_ci 20288c2ecf20Sopenharmony_ci line = fls64(sum) - 1; 20298c2ecf20Sopenharmony_ci 20308c2ecf20Sopenharmony_ci do_IRQ(OCTEON_IRQ_MBOX0 + line); 20318c2ecf20Sopenharmony_ci goto out; 20328c2ecf20Sopenharmony_ci 20338c2ecf20Sopenharmony_cispurious: 20348c2ecf20Sopenharmony_ci spurious_interrupt(); 20358c2ecf20Sopenharmony_ciout: 20368c2ecf20Sopenharmony_ci /* CN68XX pass 1.x has an errata that accessing the ACK registers 20378c2ecf20Sopenharmony_ci can stop interrupts from propagating */ 20388c2ecf20Sopenharmony_ci if (OCTEON_IS_MODEL(OCTEON_CN68XX)) 20398c2ecf20Sopenharmony_ci cvmx_read_csr(CVMX_CIU2_INTR_CIU_READY); 20408c2ecf20Sopenharmony_ci else 20418c2ecf20Sopenharmony_ci cvmx_read_csr(CVMX_CIU2_ACK_PPX_IP3(core_id)); 20428c2ecf20Sopenharmony_ci return; 20438c2ecf20Sopenharmony_ci} 20448c2ecf20Sopenharmony_ci 20458c2ecf20Sopenharmony_cistatic int __init octeon_irq_init_ciu2( 20468c2ecf20Sopenharmony_ci struct device_node *ciu_node, struct device_node *parent) 20478c2ecf20Sopenharmony_ci{ 20488c2ecf20Sopenharmony_ci unsigned int i, r; 20498c2ecf20Sopenharmony_ci struct irq_domain *ciu_domain = NULL; 20508c2ecf20Sopenharmony_ci 20518c2ecf20Sopenharmony_ci octeon_irq_init_ciu2_percpu(); 20528c2ecf20Sopenharmony_ci octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu2; 20538c2ecf20Sopenharmony_ci 20548c2ecf20Sopenharmony_ci octeon_irq_gpio_chip = &octeon_irq_chip_ciu2_gpio; 20558c2ecf20Sopenharmony_ci octeon_irq_ip2 = octeon_irq_ciu2; 20568c2ecf20Sopenharmony_ci octeon_irq_ip3 = octeon_irq_ciu2_mbox; 20578c2ecf20Sopenharmony_ci octeon_irq_ip4 = octeon_irq_ip4_mask; 20588c2ecf20Sopenharmony_ci 20598c2ecf20Sopenharmony_ci /* Mips internal */ 20608c2ecf20Sopenharmony_ci octeon_irq_init_core(); 20618c2ecf20Sopenharmony_ci 20628c2ecf20Sopenharmony_ci ciu_domain = irq_domain_add_tree( 20638c2ecf20Sopenharmony_ci ciu_node, &octeon_irq_domain_ciu2_ops, NULL); 20648c2ecf20Sopenharmony_ci irq_set_default_host(ciu_domain); 20658c2ecf20Sopenharmony_ci 20668c2ecf20Sopenharmony_ci /* CUI2 */ 20678c2ecf20Sopenharmony_ci for (i = 0; i < 64; i++) { 20688c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping( 20698c2ecf20Sopenharmony_ci ciu_domain, i + OCTEON_IRQ_WORKQ0, 0, i); 20708c2ecf20Sopenharmony_ci if (r) 20718c2ecf20Sopenharmony_ci goto err; 20728c2ecf20Sopenharmony_ci } 20738c2ecf20Sopenharmony_ci 20748c2ecf20Sopenharmony_ci for (i = 0; i < 32; i++) { 20758c2ecf20Sopenharmony_ci r = octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_WDOG0, 1, i, 0, 20768c2ecf20Sopenharmony_ci &octeon_irq_chip_ciu2_wd, handle_level_irq); 20778c2ecf20Sopenharmony_ci if (r) 20788c2ecf20Sopenharmony_ci goto err; 20798c2ecf20Sopenharmony_ci } 20808c2ecf20Sopenharmony_ci 20818c2ecf20Sopenharmony_ci for (i = 0; i < 4; i++) { 20828c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping( 20838c2ecf20Sopenharmony_ci ciu_domain, i + OCTEON_IRQ_TIMER0, 3, i + 8); 20848c2ecf20Sopenharmony_ci if (r) 20858c2ecf20Sopenharmony_ci goto err; 20868c2ecf20Sopenharmony_ci } 20878c2ecf20Sopenharmony_ci 20888c2ecf20Sopenharmony_ci for (i = 0; i < 4; i++) { 20898c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping( 20908c2ecf20Sopenharmony_ci ciu_domain, i + OCTEON_IRQ_PCI_INT0, 4, i); 20918c2ecf20Sopenharmony_ci if (r) 20928c2ecf20Sopenharmony_ci goto err; 20938c2ecf20Sopenharmony_ci } 20948c2ecf20Sopenharmony_ci 20958c2ecf20Sopenharmony_ci for (i = 0; i < 4; i++) { 20968c2ecf20Sopenharmony_ci r = octeon_irq_force_ciu_mapping( 20978c2ecf20Sopenharmony_ci ciu_domain, i + OCTEON_IRQ_PCI_MSI0, 4, i + 8); 20988c2ecf20Sopenharmony_ci if (r) 20998c2ecf20Sopenharmony_ci goto err; 21008c2ecf20Sopenharmony_ci } 21018c2ecf20Sopenharmony_ci 21028c2ecf20Sopenharmony_ci irq_set_chip_and_handler(OCTEON_IRQ_MBOX0, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq); 21038c2ecf20Sopenharmony_ci irq_set_chip_and_handler(OCTEON_IRQ_MBOX1, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq); 21048c2ecf20Sopenharmony_ci irq_set_chip_and_handler(OCTEON_IRQ_MBOX2, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq); 21058c2ecf20Sopenharmony_ci irq_set_chip_and_handler(OCTEON_IRQ_MBOX3, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq); 21068c2ecf20Sopenharmony_ci 21078c2ecf20Sopenharmony_ci /* Enable the CIU lines */ 21088c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP3 | STATUSF_IP2); 21098c2ecf20Sopenharmony_ci clear_c0_status(STATUSF_IP4); 21108c2ecf20Sopenharmony_ci return 0; 21118c2ecf20Sopenharmony_cierr: 21128c2ecf20Sopenharmony_ci return r; 21138c2ecf20Sopenharmony_ci} 21148c2ecf20Sopenharmony_ci 21158c2ecf20Sopenharmony_cistruct octeon_irq_cib_host_data { 21168c2ecf20Sopenharmony_ci raw_spinlock_t lock; 21178c2ecf20Sopenharmony_ci u64 raw_reg; 21188c2ecf20Sopenharmony_ci u64 en_reg; 21198c2ecf20Sopenharmony_ci int max_bits; 21208c2ecf20Sopenharmony_ci}; 21218c2ecf20Sopenharmony_ci 21228c2ecf20Sopenharmony_cistruct octeon_irq_cib_chip_data { 21238c2ecf20Sopenharmony_ci struct octeon_irq_cib_host_data *host_data; 21248c2ecf20Sopenharmony_ci int bit; 21258c2ecf20Sopenharmony_ci}; 21268c2ecf20Sopenharmony_ci 21278c2ecf20Sopenharmony_cistatic void octeon_irq_cib_enable(struct irq_data *data) 21288c2ecf20Sopenharmony_ci{ 21298c2ecf20Sopenharmony_ci unsigned long flags; 21308c2ecf20Sopenharmony_ci u64 en; 21318c2ecf20Sopenharmony_ci struct octeon_irq_cib_chip_data *cd = irq_data_get_irq_chip_data(data); 21328c2ecf20Sopenharmony_ci struct octeon_irq_cib_host_data *host_data = cd->host_data; 21338c2ecf20Sopenharmony_ci 21348c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&host_data->lock, flags); 21358c2ecf20Sopenharmony_ci en = cvmx_read_csr(host_data->en_reg); 21368c2ecf20Sopenharmony_ci en |= 1ull << cd->bit; 21378c2ecf20Sopenharmony_ci cvmx_write_csr(host_data->en_reg, en); 21388c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&host_data->lock, flags); 21398c2ecf20Sopenharmony_ci} 21408c2ecf20Sopenharmony_ci 21418c2ecf20Sopenharmony_cistatic void octeon_irq_cib_disable(struct irq_data *data) 21428c2ecf20Sopenharmony_ci{ 21438c2ecf20Sopenharmony_ci unsigned long flags; 21448c2ecf20Sopenharmony_ci u64 en; 21458c2ecf20Sopenharmony_ci struct octeon_irq_cib_chip_data *cd = irq_data_get_irq_chip_data(data); 21468c2ecf20Sopenharmony_ci struct octeon_irq_cib_host_data *host_data = cd->host_data; 21478c2ecf20Sopenharmony_ci 21488c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&host_data->lock, flags); 21498c2ecf20Sopenharmony_ci en = cvmx_read_csr(host_data->en_reg); 21508c2ecf20Sopenharmony_ci en &= ~(1ull << cd->bit); 21518c2ecf20Sopenharmony_ci cvmx_write_csr(host_data->en_reg, en); 21528c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&host_data->lock, flags); 21538c2ecf20Sopenharmony_ci} 21548c2ecf20Sopenharmony_ci 21558c2ecf20Sopenharmony_cistatic int octeon_irq_cib_set_type(struct irq_data *data, unsigned int t) 21568c2ecf20Sopenharmony_ci{ 21578c2ecf20Sopenharmony_ci irqd_set_trigger_type(data, t); 21588c2ecf20Sopenharmony_ci return IRQ_SET_MASK_OK; 21598c2ecf20Sopenharmony_ci} 21608c2ecf20Sopenharmony_ci 21618c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_cib = { 21628c2ecf20Sopenharmony_ci .name = "CIB", 21638c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_cib_enable, 21648c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_cib_disable, 21658c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_cib_disable, 21668c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_cib_enable, 21678c2ecf20Sopenharmony_ci .irq_set_type = octeon_irq_cib_set_type, 21688c2ecf20Sopenharmony_ci}; 21698c2ecf20Sopenharmony_ci 21708c2ecf20Sopenharmony_cistatic int octeon_irq_cib_xlat(struct irq_domain *d, 21718c2ecf20Sopenharmony_ci struct device_node *node, 21728c2ecf20Sopenharmony_ci const u32 *intspec, 21738c2ecf20Sopenharmony_ci unsigned int intsize, 21748c2ecf20Sopenharmony_ci unsigned long *out_hwirq, 21758c2ecf20Sopenharmony_ci unsigned int *out_type) 21768c2ecf20Sopenharmony_ci{ 21778c2ecf20Sopenharmony_ci unsigned int type = 0; 21788c2ecf20Sopenharmony_ci 21798c2ecf20Sopenharmony_ci if (intsize == 2) 21808c2ecf20Sopenharmony_ci type = intspec[1]; 21818c2ecf20Sopenharmony_ci 21828c2ecf20Sopenharmony_ci switch (type) { 21838c2ecf20Sopenharmony_ci case 0: /* unofficial value, but we might as well let it work. */ 21848c2ecf20Sopenharmony_ci case 4: /* official value for level triggering. */ 21858c2ecf20Sopenharmony_ci *out_type = IRQ_TYPE_LEVEL_HIGH; 21868c2ecf20Sopenharmony_ci break; 21878c2ecf20Sopenharmony_ci case 1: /* official value for edge triggering. */ 21888c2ecf20Sopenharmony_ci *out_type = IRQ_TYPE_EDGE_RISING; 21898c2ecf20Sopenharmony_ci break; 21908c2ecf20Sopenharmony_ci default: /* Nothing else is acceptable. */ 21918c2ecf20Sopenharmony_ci return -EINVAL; 21928c2ecf20Sopenharmony_ci } 21938c2ecf20Sopenharmony_ci 21948c2ecf20Sopenharmony_ci *out_hwirq = intspec[0]; 21958c2ecf20Sopenharmony_ci 21968c2ecf20Sopenharmony_ci return 0; 21978c2ecf20Sopenharmony_ci} 21988c2ecf20Sopenharmony_ci 21998c2ecf20Sopenharmony_cistatic int octeon_irq_cib_map(struct irq_domain *d, 22008c2ecf20Sopenharmony_ci unsigned int virq, irq_hw_number_t hw) 22018c2ecf20Sopenharmony_ci{ 22028c2ecf20Sopenharmony_ci struct octeon_irq_cib_host_data *host_data = d->host_data; 22038c2ecf20Sopenharmony_ci struct octeon_irq_cib_chip_data *cd; 22048c2ecf20Sopenharmony_ci 22058c2ecf20Sopenharmony_ci if (hw >= host_data->max_bits) { 22068c2ecf20Sopenharmony_ci pr_err("ERROR: %s mapping %u is too big!\n", 22078c2ecf20Sopenharmony_ci irq_domain_get_of_node(d)->name, (unsigned)hw); 22088c2ecf20Sopenharmony_ci return -EINVAL; 22098c2ecf20Sopenharmony_ci } 22108c2ecf20Sopenharmony_ci 22118c2ecf20Sopenharmony_ci cd = kzalloc(sizeof(*cd), GFP_KERNEL); 22128c2ecf20Sopenharmony_ci if (!cd) 22138c2ecf20Sopenharmony_ci return -ENOMEM; 22148c2ecf20Sopenharmony_ci 22158c2ecf20Sopenharmony_ci cd->host_data = host_data; 22168c2ecf20Sopenharmony_ci cd->bit = hw; 22178c2ecf20Sopenharmony_ci 22188c2ecf20Sopenharmony_ci irq_set_chip_and_handler(virq, &octeon_irq_chip_cib, 22198c2ecf20Sopenharmony_ci handle_simple_irq); 22208c2ecf20Sopenharmony_ci irq_set_chip_data(virq, cd); 22218c2ecf20Sopenharmony_ci return 0; 22228c2ecf20Sopenharmony_ci} 22238c2ecf20Sopenharmony_ci 22248c2ecf20Sopenharmony_cistatic struct irq_domain_ops octeon_irq_domain_cib_ops = { 22258c2ecf20Sopenharmony_ci .map = octeon_irq_cib_map, 22268c2ecf20Sopenharmony_ci .unmap = octeon_irq_free_cd, 22278c2ecf20Sopenharmony_ci .xlate = octeon_irq_cib_xlat, 22288c2ecf20Sopenharmony_ci}; 22298c2ecf20Sopenharmony_ci 22308c2ecf20Sopenharmony_ci/* Chain to real handler. */ 22318c2ecf20Sopenharmony_cistatic irqreturn_t octeon_irq_cib_handler(int my_irq, void *data) 22328c2ecf20Sopenharmony_ci{ 22338c2ecf20Sopenharmony_ci u64 en; 22348c2ecf20Sopenharmony_ci u64 raw; 22358c2ecf20Sopenharmony_ci u64 bits; 22368c2ecf20Sopenharmony_ci int i; 22378c2ecf20Sopenharmony_ci int irq; 22388c2ecf20Sopenharmony_ci struct irq_domain *cib_domain = data; 22398c2ecf20Sopenharmony_ci struct octeon_irq_cib_host_data *host_data = cib_domain->host_data; 22408c2ecf20Sopenharmony_ci 22418c2ecf20Sopenharmony_ci en = cvmx_read_csr(host_data->en_reg); 22428c2ecf20Sopenharmony_ci raw = cvmx_read_csr(host_data->raw_reg); 22438c2ecf20Sopenharmony_ci 22448c2ecf20Sopenharmony_ci bits = en & raw; 22458c2ecf20Sopenharmony_ci 22468c2ecf20Sopenharmony_ci for (i = 0; i < host_data->max_bits; i++) { 22478c2ecf20Sopenharmony_ci if ((bits & 1ull << i) == 0) 22488c2ecf20Sopenharmony_ci continue; 22498c2ecf20Sopenharmony_ci irq = irq_find_mapping(cib_domain, i); 22508c2ecf20Sopenharmony_ci if (!irq) { 22518c2ecf20Sopenharmony_ci unsigned long flags; 22528c2ecf20Sopenharmony_ci 22538c2ecf20Sopenharmony_ci pr_err("ERROR: CIB bit %d@%llx IRQ unhandled, disabling\n", 22548c2ecf20Sopenharmony_ci i, host_data->raw_reg); 22558c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&host_data->lock, flags); 22568c2ecf20Sopenharmony_ci en = cvmx_read_csr(host_data->en_reg); 22578c2ecf20Sopenharmony_ci en &= ~(1ull << i); 22588c2ecf20Sopenharmony_ci cvmx_write_csr(host_data->en_reg, en); 22598c2ecf20Sopenharmony_ci cvmx_write_csr(host_data->raw_reg, 1ull << i); 22608c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&host_data->lock, flags); 22618c2ecf20Sopenharmony_ci } else { 22628c2ecf20Sopenharmony_ci struct irq_desc *desc = irq_to_desc(irq); 22638c2ecf20Sopenharmony_ci struct irq_data *irq_data = irq_desc_get_irq_data(desc); 22648c2ecf20Sopenharmony_ci /* If edge, acknowledge the bit we will be sending. */ 22658c2ecf20Sopenharmony_ci if (irqd_get_trigger_type(irq_data) & 22668c2ecf20Sopenharmony_ci IRQ_TYPE_EDGE_BOTH) 22678c2ecf20Sopenharmony_ci cvmx_write_csr(host_data->raw_reg, 1ull << i); 22688c2ecf20Sopenharmony_ci generic_handle_irq_desc(desc); 22698c2ecf20Sopenharmony_ci } 22708c2ecf20Sopenharmony_ci } 22718c2ecf20Sopenharmony_ci 22728c2ecf20Sopenharmony_ci return IRQ_HANDLED; 22738c2ecf20Sopenharmony_ci} 22748c2ecf20Sopenharmony_ci 22758c2ecf20Sopenharmony_cistatic int __init octeon_irq_init_cib(struct device_node *ciu_node, 22768c2ecf20Sopenharmony_ci struct device_node *parent) 22778c2ecf20Sopenharmony_ci{ 22788c2ecf20Sopenharmony_ci const __be32 *addr; 22798c2ecf20Sopenharmony_ci u32 val; 22808c2ecf20Sopenharmony_ci struct octeon_irq_cib_host_data *host_data; 22818c2ecf20Sopenharmony_ci int parent_irq; 22828c2ecf20Sopenharmony_ci int r; 22838c2ecf20Sopenharmony_ci struct irq_domain *cib_domain; 22848c2ecf20Sopenharmony_ci 22858c2ecf20Sopenharmony_ci parent_irq = irq_of_parse_and_map(ciu_node, 0); 22868c2ecf20Sopenharmony_ci if (!parent_irq) { 22878c2ecf20Sopenharmony_ci pr_err("ERROR: Couldn't acquire parent_irq for %pOFn\n", 22888c2ecf20Sopenharmony_ci ciu_node); 22898c2ecf20Sopenharmony_ci return -EINVAL; 22908c2ecf20Sopenharmony_ci } 22918c2ecf20Sopenharmony_ci 22928c2ecf20Sopenharmony_ci host_data = kzalloc(sizeof(*host_data), GFP_KERNEL); 22938c2ecf20Sopenharmony_ci if (!host_data) 22948c2ecf20Sopenharmony_ci return -ENOMEM; 22958c2ecf20Sopenharmony_ci raw_spin_lock_init(&host_data->lock); 22968c2ecf20Sopenharmony_ci 22978c2ecf20Sopenharmony_ci addr = of_get_address(ciu_node, 0, NULL, NULL); 22988c2ecf20Sopenharmony_ci if (!addr) { 22998c2ecf20Sopenharmony_ci pr_err("ERROR: Couldn't acquire reg(0) %pOFn\n", ciu_node); 23008c2ecf20Sopenharmony_ci return -EINVAL; 23018c2ecf20Sopenharmony_ci } 23028c2ecf20Sopenharmony_ci host_data->raw_reg = (u64)phys_to_virt( 23038c2ecf20Sopenharmony_ci of_translate_address(ciu_node, addr)); 23048c2ecf20Sopenharmony_ci 23058c2ecf20Sopenharmony_ci addr = of_get_address(ciu_node, 1, NULL, NULL); 23068c2ecf20Sopenharmony_ci if (!addr) { 23078c2ecf20Sopenharmony_ci pr_err("ERROR: Couldn't acquire reg(1) %pOFn\n", ciu_node); 23088c2ecf20Sopenharmony_ci return -EINVAL; 23098c2ecf20Sopenharmony_ci } 23108c2ecf20Sopenharmony_ci host_data->en_reg = (u64)phys_to_virt( 23118c2ecf20Sopenharmony_ci of_translate_address(ciu_node, addr)); 23128c2ecf20Sopenharmony_ci 23138c2ecf20Sopenharmony_ci r = of_property_read_u32(ciu_node, "cavium,max-bits", &val); 23148c2ecf20Sopenharmony_ci if (r) { 23158c2ecf20Sopenharmony_ci pr_err("ERROR: Couldn't read cavium,max-bits from %pOFn\n", 23168c2ecf20Sopenharmony_ci ciu_node); 23178c2ecf20Sopenharmony_ci return r; 23188c2ecf20Sopenharmony_ci } 23198c2ecf20Sopenharmony_ci host_data->max_bits = val; 23208c2ecf20Sopenharmony_ci 23218c2ecf20Sopenharmony_ci cib_domain = irq_domain_add_linear(ciu_node, host_data->max_bits, 23228c2ecf20Sopenharmony_ci &octeon_irq_domain_cib_ops, 23238c2ecf20Sopenharmony_ci host_data); 23248c2ecf20Sopenharmony_ci if (!cib_domain) { 23258c2ecf20Sopenharmony_ci pr_err("ERROR: Couldn't irq_domain_add_linear()\n"); 23268c2ecf20Sopenharmony_ci return -ENOMEM; 23278c2ecf20Sopenharmony_ci } 23288c2ecf20Sopenharmony_ci 23298c2ecf20Sopenharmony_ci cvmx_write_csr(host_data->en_reg, 0); /* disable all IRQs */ 23308c2ecf20Sopenharmony_ci cvmx_write_csr(host_data->raw_reg, ~0); /* ack any outstanding */ 23318c2ecf20Sopenharmony_ci 23328c2ecf20Sopenharmony_ci r = request_irq(parent_irq, octeon_irq_cib_handler, 23338c2ecf20Sopenharmony_ci IRQF_NO_THREAD, "cib", cib_domain); 23348c2ecf20Sopenharmony_ci if (r) { 23358c2ecf20Sopenharmony_ci pr_err("request_irq cib failed %d\n", r); 23368c2ecf20Sopenharmony_ci return r; 23378c2ecf20Sopenharmony_ci } 23388c2ecf20Sopenharmony_ci pr_info("CIB interrupt controller probed: %llx %d\n", 23398c2ecf20Sopenharmony_ci host_data->raw_reg, host_data->max_bits); 23408c2ecf20Sopenharmony_ci return 0; 23418c2ecf20Sopenharmony_ci} 23428c2ecf20Sopenharmony_ci 23438c2ecf20Sopenharmony_ciint octeon_irq_ciu3_xlat(struct irq_domain *d, 23448c2ecf20Sopenharmony_ci struct device_node *node, 23458c2ecf20Sopenharmony_ci const u32 *intspec, 23468c2ecf20Sopenharmony_ci unsigned int intsize, 23478c2ecf20Sopenharmony_ci unsigned long *out_hwirq, 23488c2ecf20Sopenharmony_ci unsigned int *out_type) 23498c2ecf20Sopenharmony_ci{ 23508c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info = d->host_data; 23518c2ecf20Sopenharmony_ci unsigned int hwirq, type, intsn_major; 23528c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_ctl isc; 23538c2ecf20Sopenharmony_ci 23548c2ecf20Sopenharmony_ci if (intsize < 2) 23558c2ecf20Sopenharmony_ci return -EINVAL; 23568c2ecf20Sopenharmony_ci hwirq = intspec[0]; 23578c2ecf20Sopenharmony_ci type = intspec[1]; 23588c2ecf20Sopenharmony_ci 23598c2ecf20Sopenharmony_ci if (hwirq >= (1 << 20)) 23608c2ecf20Sopenharmony_ci return -EINVAL; 23618c2ecf20Sopenharmony_ci 23628c2ecf20Sopenharmony_ci intsn_major = hwirq >> 12; 23638c2ecf20Sopenharmony_ci switch (intsn_major) { 23648c2ecf20Sopenharmony_ci case 0x04: /* Software handled separately. */ 23658c2ecf20Sopenharmony_ci return -EINVAL; 23668c2ecf20Sopenharmony_ci default: 23678c2ecf20Sopenharmony_ci break; 23688c2ecf20Sopenharmony_ci } 23698c2ecf20Sopenharmony_ci 23708c2ecf20Sopenharmony_ci isc.u64 = cvmx_read_csr(ciu3_info->ciu3_addr + CIU3_ISC_CTL(hwirq)); 23718c2ecf20Sopenharmony_ci if (!isc.s.imp) 23728c2ecf20Sopenharmony_ci return -EINVAL; 23738c2ecf20Sopenharmony_ci 23748c2ecf20Sopenharmony_ci switch (type) { 23758c2ecf20Sopenharmony_ci case 4: /* official value for level triggering. */ 23768c2ecf20Sopenharmony_ci *out_type = IRQ_TYPE_LEVEL_HIGH; 23778c2ecf20Sopenharmony_ci break; 23788c2ecf20Sopenharmony_ci case 0: /* unofficial value, but we might as well let it work. */ 23798c2ecf20Sopenharmony_ci case 1: /* official value for edge triggering. */ 23808c2ecf20Sopenharmony_ci *out_type = IRQ_TYPE_EDGE_RISING; 23818c2ecf20Sopenharmony_ci break; 23828c2ecf20Sopenharmony_ci default: /* Nothing else is acceptable. */ 23838c2ecf20Sopenharmony_ci return -EINVAL; 23848c2ecf20Sopenharmony_ci } 23858c2ecf20Sopenharmony_ci 23868c2ecf20Sopenharmony_ci *out_hwirq = hwirq; 23878c2ecf20Sopenharmony_ci 23888c2ecf20Sopenharmony_ci return 0; 23898c2ecf20Sopenharmony_ci} 23908c2ecf20Sopenharmony_ci 23918c2ecf20Sopenharmony_civoid octeon_irq_ciu3_enable(struct irq_data *data) 23928c2ecf20Sopenharmony_ci{ 23938c2ecf20Sopenharmony_ci int cpu; 23948c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_ctl isc_ctl; 23958c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 23968c2ecf20Sopenharmony_ci u64 isc_ctl_addr; 23978c2ecf20Sopenharmony_ci 23988c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 23998c2ecf20Sopenharmony_ci 24008c2ecf20Sopenharmony_ci cpu = next_cpu_for_irq(data); 24018c2ecf20Sopenharmony_ci 24028c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 24038c2ecf20Sopenharmony_ci 24048c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 24058c2ecf20Sopenharmony_ci isc_w1c.s.en = 1; 24068c2ecf20Sopenharmony_ci cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64); 24078c2ecf20Sopenharmony_ci 24088c2ecf20Sopenharmony_ci isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn); 24098c2ecf20Sopenharmony_ci isc_ctl.u64 = 0; 24108c2ecf20Sopenharmony_ci isc_ctl.s.en = 1; 24118c2ecf20Sopenharmony_ci isc_ctl.s.idt = per_cpu(octeon_irq_ciu3_idt_ip2, cpu); 24128c2ecf20Sopenharmony_ci cvmx_write_csr(isc_ctl_addr, isc_ctl.u64); 24138c2ecf20Sopenharmony_ci cvmx_read_csr(isc_ctl_addr); 24148c2ecf20Sopenharmony_ci} 24158c2ecf20Sopenharmony_ci 24168c2ecf20Sopenharmony_civoid octeon_irq_ciu3_disable(struct irq_data *data) 24178c2ecf20Sopenharmony_ci{ 24188c2ecf20Sopenharmony_ci u64 isc_ctl_addr; 24198c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 24208c2ecf20Sopenharmony_ci 24218c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 24228c2ecf20Sopenharmony_ci 24238c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 24248c2ecf20Sopenharmony_ci 24258c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 24268c2ecf20Sopenharmony_ci isc_w1c.s.en = 1; 24278c2ecf20Sopenharmony_ci 24288c2ecf20Sopenharmony_ci isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn); 24298c2ecf20Sopenharmony_ci cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64); 24308c2ecf20Sopenharmony_ci cvmx_write_csr(isc_ctl_addr, 0); 24318c2ecf20Sopenharmony_ci cvmx_read_csr(isc_ctl_addr); 24328c2ecf20Sopenharmony_ci} 24338c2ecf20Sopenharmony_ci 24348c2ecf20Sopenharmony_civoid octeon_irq_ciu3_ack(struct irq_data *data) 24358c2ecf20Sopenharmony_ci{ 24368c2ecf20Sopenharmony_ci u64 isc_w1c_addr; 24378c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 24388c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 24398c2ecf20Sopenharmony_ci u32 trigger_type = irqd_get_trigger_type(data); 24408c2ecf20Sopenharmony_ci 24418c2ecf20Sopenharmony_ci /* 24428c2ecf20Sopenharmony_ci * We use a single irq_chip, so we have to do nothing to ack a 24438c2ecf20Sopenharmony_ci * level interrupt. 24448c2ecf20Sopenharmony_ci */ 24458c2ecf20Sopenharmony_ci if (!(trigger_type & IRQ_TYPE_EDGE_BOTH)) 24468c2ecf20Sopenharmony_ci return; 24478c2ecf20Sopenharmony_ci 24488c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 24498c2ecf20Sopenharmony_ci 24508c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 24518c2ecf20Sopenharmony_ci isc_w1c.s.raw = 1; 24528c2ecf20Sopenharmony_ci 24538c2ecf20Sopenharmony_ci isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn); 24548c2ecf20Sopenharmony_ci cvmx_write_csr(isc_w1c_addr, isc_w1c.u64); 24558c2ecf20Sopenharmony_ci cvmx_read_csr(isc_w1c_addr); 24568c2ecf20Sopenharmony_ci} 24578c2ecf20Sopenharmony_ci 24588c2ecf20Sopenharmony_civoid octeon_irq_ciu3_mask(struct irq_data *data) 24598c2ecf20Sopenharmony_ci{ 24608c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 24618c2ecf20Sopenharmony_ci u64 isc_w1c_addr; 24628c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 24638c2ecf20Sopenharmony_ci 24648c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 24658c2ecf20Sopenharmony_ci 24668c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 24678c2ecf20Sopenharmony_ci isc_w1c.s.en = 1; 24688c2ecf20Sopenharmony_ci 24698c2ecf20Sopenharmony_ci isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn); 24708c2ecf20Sopenharmony_ci cvmx_write_csr(isc_w1c_addr, isc_w1c.u64); 24718c2ecf20Sopenharmony_ci cvmx_read_csr(isc_w1c_addr); 24728c2ecf20Sopenharmony_ci} 24738c2ecf20Sopenharmony_ci 24748c2ecf20Sopenharmony_civoid octeon_irq_ciu3_mask_ack(struct irq_data *data) 24758c2ecf20Sopenharmony_ci{ 24768c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 24778c2ecf20Sopenharmony_ci u64 isc_w1c_addr; 24788c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd; 24798c2ecf20Sopenharmony_ci u32 trigger_type = irqd_get_trigger_type(data); 24808c2ecf20Sopenharmony_ci 24818c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 24828c2ecf20Sopenharmony_ci 24838c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 24848c2ecf20Sopenharmony_ci isc_w1c.s.en = 1; 24858c2ecf20Sopenharmony_ci 24868c2ecf20Sopenharmony_ci /* 24878c2ecf20Sopenharmony_ci * We use a single irq_chip, so only ack an edge (!level) 24888c2ecf20Sopenharmony_ci * interrupt. 24898c2ecf20Sopenharmony_ci */ 24908c2ecf20Sopenharmony_ci if (trigger_type & IRQ_TYPE_EDGE_BOTH) 24918c2ecf20Sopenharmony_ci isc_w1c.s.raw = 1; 24928c2ecf20Sopenharmony_ci 24938c2ecf20Sopenharmony_ci isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn); 24948c2ecf20Sopenharmony_ci cvmx_write_csr(isc_w1c_addr, isc_w1c.u64); 24958c2ecf20Sopenharmony_ci cvmx_read_csr(isc_w1c_addr); 24968c2ecf20Sopenharmony_ci} 24978c2ecf20Sopenharmony_ci 24988c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 24998c2ecf20Sopenharmony_cistatic int octeon_irq_ciu3_set_affinity(struct irq_data *data, 25008c2ecf20Sopenharmony_ci const struct cpumask *dest, bool force) 25018c2ecf20Sopenharmony_ci{ 25028c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_ctl isc_ctl; 25038c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 25048c2ecf20Sopenharmony_ci u64 isc_ctl_addr; 25058c2ecf20Sopenharmony_ci int cpu; 25068c2ecf20Sopenharmony_ci bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data); 25078c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data); 25088c2ecf20Sopenharmony_ci 25098c2ecf20Sopenharmony_ci if (!cpumask_subset(dest, cpumask_of_node(cd->ciu_node))) 25108c2ecf20Sopenharmony_ci return -EINVAL; 25118c2ecf20Sopenharmony_ci 25128c2ecf20Sopenharmony_ci if (!enable_one) 25138c2ecf20Sopenharmony_ci return IRQ_SET_MASK_OK; 25148c2ecf20Sopenharmony_ci 25158c2ecf20Sopenharmony_ci cd = irq_data_get_irq_chip_data(data); 25168c2ecf20Sopenharmony_ci cpu = cpumask_first(dest); 25178c2ecf20Sopenharmony_ci if (cpu >= nr_cpu_ids) 25188c2ecf20Sopenharmony_ci cpu = smp_processor_id(); 25198c2ecf20Sopenharmony_ci cd->current_cpu = cpu; 25208c2ecf20Sopenharmony_ci 25218c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 25228c2ecf20Sopenharmony_ci isc_w1c.s.en = 1; 25238c2ecf20Sopenharmony_ci cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64); 25248c2ecf20Sopenharmony_ci 25258c2ecf20Sopenharmony_ci isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn); 25268c2ecf20Sopenharmony_ci isc_ctl.u64 = 0; 25278c2ecf20Sopenharmony_ci isc_ctl.s.en = 1; 25288c2ecf20Sopenharmony_ci isc_ctl.s.idt = per_cpu(octeon_irq_ciu3_idt_ip2, cpu); 25298c2ecf20Sopenharmony_ci cvmx_write_csr(isc_ctl_addr, isc_ctl.u64); 25308c2ecf20Sopenharmony_ci cvmx_read_csr(isc_ctl_addr); 25318c2ecf20Sopenharmony_ci 25328c2ecf20Sopenharmony_ci return IRQ_SET_MASK_OK; 25338c2ecf20Sopenharmony_ci} 25348c2ecf20Sopenharmony_ci#endif 25358c2ecf20Sopenharmony_ci 25368c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu3 = { 25378c2ecf20Sopenharmony_ci .name = "CIU3", 25388c2ecf20Sopenharmony_ci .irq_startup = edge_startup, 25398c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu3_enable, 25408c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu3_disable, 25418c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu3_ack, 25428c2ecf20Sopenharmony_ci .irq_mask = octeon_irq_ciu3_mask, 25438c2ecf20Sopenharmony_ci .irq_mask_ack = octeon_irq_ciu3_mask_ack, 25448c2ecf20Sopenharmony_ci .irq_unmask = octeon_irq_ciu3_enable, 25458c2ecf20Sopenharmony_ci .irq_set_type = octeon_irq_ciu_set_type, 25468c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 25478c2ecf20Sopenharmony_ci .irq_set_affinity = octeon_irq_ciu3_set_affinity, 25488c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_cpu_offline_ciu, 25498c2ecf20Sopenharmony_ci#endif 25508c2ecf20Sopenharmony_ci}; 25518c2ecf20Sopenharmony_ci 25528c2ecf20Sopenharmony_ciint octeon_irq_ciu3_mapx(struct irq_domain *d, unsigned int virq, 25538c2ecf20Sopenharmony_ci irq_hw_number_t hw, struct irq_chip *chip) 25548c2ecf20Sopenharmony_ci{ 25558c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info = d->host_data; 25568c2ecf20Sopenharmony_ci struct octeon_ciu_chip_data *cd = kzalloc_node(sizeof(*cd), GFP_KERNEL, 25578c2ecf20Sopenharmony_ci ciu3_info->node); 25588c2ecf20Sopenharmony_ci if (!cd) 25598c2ecf20Sopenharmony_ci return -ENOMEM; 25608c2ecf20Sopenharmony_ci cd->intsn = hw; 25618c2ecf20Sopenharmony_ci cd->current_cpu = -1; 25628c2ecf20Sopenharmony_ci cd->ciu3_addr = ciu3_info->ciu3_addr; 25638c2ecf20Sopenharmony_ci cd->ciu_node = ciu3_info->node; 25648c2ecf20Sopenharmony_ci irq_set_chip_and_handler(virq, chip, handle_edge_irq); 25658c2ecf20Sopenharmony_ci irq_set_chip_data(virq, cd); 25668c2ecf20Sopenharmony_ci 25678c2ecf20Sopenharmony_ci return 0; 25688c2ecf20Sopenharmony_ci} 25698c2ecf20Sopenharmony_ci 25708c2ecf20Sopenharmony_cistatic int octeon_irq_ciu3_map(struct irq_domain *d, 25718c2ecf20Sopenharmony_ci unsigned int virq, irq_hw_number_t hw) 25728c2ecf20Sopenharmony_ci{ 25738c2ecf20Sopenharmony_ci return octeon_irq_ciu3_mapx(d, virq, hw, &octeon_irq_chip_ciu3); 25748c2ecf20Sopenharmony_ci} 25758c2ecf20Sopenharmony_ci 25768c2ecf20Sopenharmony_cistatic struct irq_domain_ops octeon_dflt_domain_ciu3_ops = { 25778c2ecf20Sopenharmony_ci .map = octeon_irq_ciu3_map, 25788c2ecf20Sopenharmony_ci .unmap = octeon_irq_free_cd, 25798c2ecf20Sopenharmony_ci .xlate = octeon_irq_ciu3_xlat, 25808c2ecf20Sopenharmony_ci}; 25818c2ecf20Sopenharmony_ci 25828c2ecf20Sopenharmony_cistatic void octeon_irq_ciu3_ip2(void) 25838c2ecf20Sopenharmony_ci{ 25848c2ecf20Sopenharmony_ci union cvmx_ciu3_destx_pp_int dest_pp_int; 25858c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info; 25868c2ecf20Sopenharmony_ci u64 ciu3_addr; 25878c2ecf20Sopenharmony_ci 25888c2ecf20Sopenharmony_ci ciu3_info = __this_cpu_read(octeon_ciu3_info); 25898c2ecf20Sopenharmony_ci ciu3_addr = ciu3_info->ciu3_addr; 25908c2ecf20Sopenharmony_ci 25918c2ecf20Sopenharmony_ci dest_pp_int.u64 = cvmx_read_csr(ciu3_addr + CIU3_DEST_PP_INT(3 * cvmx_get_local_core_num())); 25928c2ecf20Sopenharmony_ci 25938c2ecf20Sopenharmony_ci if (likely(dest_pp_int.s.intr)) { 25948c2ecf20Sopenharmony_ci irq_hw_number_t intsn = dest_pp_int.s.intsn; 25958c2ecf20Sopenharmony_ci irq_hw_number_t hw; 25968c2ecf20Sopenharmony_ci struct irq_domain *domain; 25978c2ecf20Sopenharmony_ci /* Get the domain to use from the major block */ 25988c2ecf20Sopenharmony_ci int block = intsn >> 12; 25998c2ecf20Sopenharmony_ci int ret; 26008c2ecf20Sopenharmony_ci 26018c2ecf20Sopenharmony_ci domain = ciu3_info->domain[block]; 26028c2ecf20Sopenharmony_ci if (ciu3_info->intsn2hw[block]) 26038c2ecf20Sopenharmony_ci hw = ciu3_info->intsn2hw[block](domain, intsn); 26048c2ecf20Sopenharmony_ci else 26058c2ecf20Sopenharmony_ci hw = intsn; 26068c2ecf20Sopenharmony_ci 26078c2ecf20Sopenharmony_ci ret = handle_domain_irq(domain, hw, NULL); 26088c2ecf20Sopenharmony_ci if (ret < 0) { 26098c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 26108c2ecf20Sopenharmony_ci u64 isc_w1c_addr = ciu3_addr + CIU3_ISC_W1C(intsn); 26118c2ecf20Sopenharmony_ci 26128c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 26138c2ecf20Sopenharmony_ci isc_w1c.s.en = 1; 26148c2ecf20Sopenharmony_ci cvmx_write_csr(isc_w1c_addr, isc_w1c.u64); 26158c2ecf20Sopenharmony_ci cvmx_read_csr(isc_w1c_addr); 26168c2ecf20Sopenharmony_ci spurious_interrupt(); 26178c2ecf20Sopenharmony_ci } 26188c2ecf20Sopenharmony_ci } else { 26198c2ecf20Sopenharmony_ci spurious_interrupt(); 26208c2ecf20Sopenharmony_ci } 26218c2ecf20Sopenharmony_ci} 26228c2ecf20Sopenharmony_ci 26238c2ecf20Sopenharmony_ci/* 26248c2ecf20Sopenharmony_ci * 10 mbox per core starting from zero. 26258c2ecf20Sopenharmony_ci * Base mbox is core * 10 26268c2ecf20Sopenharmony_ci */ 26278c2ecf20Sopenharmony_cistatic unsigned int octeon_irq_ciu3_base_mbox_intsn(int core) 26288c2ecf20Sopenharmony_ci{ 26298c2ecf20Sopenharmony_ci /* SW (mbox) are 0x04 in bits 12..19 */ 26308c2ecf20Sopenharmony_ci return 0x04000 + CIU3_MBOX_PER_CORE * core; 26318c2ecf20Sopenharmony_ci} 26328c2ecf20Sopenharmony_ci 26338c2ecf20Sopenharmony_cistatic unsigned int octeon_irq_ciu3_mbox_intsn_for_core(int core, unsigned int mbox) 26348c2ecf20Sopenharmony_ci{ 26358c2ecf20Sopenharmony_ci return octeon_irq_ciu3_base_mbox_intsn(core) + mbox; 26368c2ecf20Sopenharmony_ci} 26378c2ecf20Sopenharmony_ci 26388c2ecf20Sopenharmony_cistatic unsigned int octeon_irq_ciu3_mbox_intsn_for_cpu(int cpu, unsigned int mbox) 26398c2ecf20Sopenharmony_ci{ 26408c2ecf20Sopenharmony_ci int local_core = octeon_coreid_for_cpu(cpu) & 0x3f; 26418c2ecf20Sopenharmony_ci 26428c2ecf20Sopenharmony_ci return octeon_irq_ciu3_mbox_intsn_for_core(local_core, mbox); 26438c2ecf20Sopenharmony_ci} 26448c2ecf20Sopenharmony_ci 26458c2ecf20Sopenharmony_cistatic void octeon_irq_ciu3_mbox(void) 26468c2ecf20Sopenharmony_ci{ 26478c2ecf20Sopenharmony_ci union cvmx_ciu3_destx_pp_int dest_pp_int; 26488c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info; 26498c2ecf20Sopenharmony_ci u64 ciu3_addr; 26508c2ecf20Sopenharmony_ci int core = cvmx_get_local_core_num(); 26518c2ecf20Sopenharmony_ci 26528c2ecf20Sopenharmony_ci ciu3_info = __this_cpu_read(octeon_ciu3_info); 26538c2ecf20Sopenharmony_ci ciu3_addr = ciu3_info->ciu3_addr; 26548c2ecf20Sopenharmony_ci 26558c2ecf20Sopenharmony_ci dest_pp_int.u64 = cvmx_read_csr(ciu3_addr + CIU3_DEST_PP_INT(1 + 3 * core)); 26568c2ecf20Sopenharmony_ci 26578c2ecf20Sopenharmony_ci if (likely(dest_pp_int.s.intr)) { 26588c2ecf20Sopenharmony_ci irq_hw_number_t intsn = dest_pp_int.s.intsn; 26598c2ecf20Sopenharmony_ci int mbox = intsn - octeon_irq_ciu3_base_mbox_intsn(core); 26608c2ecf20Sopenharmony_ci 26618c2ecf20Sopenharmony_ci if (likely(mbox >= 0 && mbox < CIU3_MBOX_PER_CORE)) { 26628c2ecf20Sopenharmony_ci do_IRQ(mbox + OCTEON_IRQ_MBOX0); 26638c2ecf20Sopenharmony_ci } else { 26648c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 26658c2ecf20Sopenharmony_ci u64 isc_w1c_addr = ciu3_addr + CIU3_ISC_W1C(intsn); 26668c2ecf20Sopenharmony_ci 26678c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 26688c2ecf20Sopenharmony_ci isc_w1c.s.en = 1; 26698c2ecf20Sopenharmony_ci cvmx_write_csr(isc_w1c_addr, isc_w1c.u64); 26708c2ecf20Sopenharmony_ci cvmx_read_csr(isc_w1c_addr); 26718c2ecf20Sopenharmony_ci spurious_interrupt(); 26728c2ecf20Sopenharmony_ci } 26738c2ecf20Sopenharmony_ci } else { 26748c2ecf20Sopenharmony_ci spurious_interrupt(); 26758c2ecf20Sopenharmony_ci } 26768c2ecf20Sopenharmony_ci} 26778c2ecf20Sopenharmony_ci 26788c2ecf20Sopenharmony_civoid octeon_ciu3_mbox_send(int cpu, unsigned int mbox) 26798c2ecf20Sopenharmony_ci{ 26808c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info; 26818c2ecf20Sopenharmony_ci unsigned int intsn; 26828c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1s isc_w1s; 26838c2ecf20Sopenharmony_ci u64 isc_w1s_addr; 26848c2ecf20Sopenharmony_ci 26858c2ecf20Sopenharmony_ci if (WARN_ON_ONCE(mbox >= CIU3_MBOX_PER_CORE)) 26868c2ecf20Sopenharmony_ci return; 26878c2ecf20Sopenharmony_ci 26888c2ecf20Sopenharmony_ci intsn = octeon_irq_ciu3_mbox_intsn_for_cpu(cpu, mbox); 26898c2ecf20Sopenharmony_ci ciu3_info = per_cpu(octeon_ciu3_info, cpu); 26908c2ecf20Sopenharmony_ci isc_w1s_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1S(intsn); 26918c2ecf20Sopenharmony_ci 26928c2ecf20Sopenharmony_ci isc_w1s.u64 = 0; 26938c2ecf20Sopenharmony_ci isc_w1s.s.raw = 1; 26948c2ecf20Sopenharmony_ci 26958c2ecf20Sopenharmony_ci cvmx_write_csr(isc_w1s_addr, isc_w1s.u64); 26968c2ecf20Sopenharmony_ci cvmx_read_csr(isc_w1s_addr); 26978c2ecf20Sopenharmony_ci} 26988c2ecf20Sopenharmony_ci 26998c2ecf20Sopenharmony_cistatic void octeon_irq_ciu3_mbox_set_enable(struct irq_data *data, int cpu, bool en) 27008c2ecf20Sopenharmony_ci{ 27018c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info; 27028c2ecf20Sopenharmony_ci unsigned int intsn; 27038c2ecf20Sopenharmony_ci u64 isc_ctl_addr, isc_w1c_addr; 27048c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_ctl isc_ctl; 27058c2ecf20Sopenharmony_ci unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0; 27068c2ecf20Sopenharmony_ci 27078c2ecf20Sopenharmony_ci intsn = octeon_irq_ciu3_mbox_intsn_for_cpu(cpu, mbox); 27088c2ecf20Sopenharmony_ci ciu3_info = per_cpu(octeon_ciu3_info, cpu); 27098c2ecf20Sopenharmony_ci isc_w1c_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1C(intsn); 27108c2ecf20Sopenharmony_ci isc_ctl_addr = ciu3_info->ciu3_addr + CIU3_ISC_CTL(intsn); 27118c2ecf20Sopenharmony_ci 27128c2ecf20Sopenharmony_ci isc_ctl.u64 = 0; 27138c2ecf20Sopenharmony_ci isc_ctl.s.en = 1; 27148c2ecf20Sopenharmony_ci 27158c2ecf20Sopenharmony_ci cvmx_write_csr(isc_w1c_addr, isc_ctl.u64); 27168c2ecf20Sopenharmony_ci cvmx_write_csr(isc_ctl_addr, 0); 27178c2ecf20Sopenharmony_ci if (en) { 27188c2ecf20Sopenharmony_ci unsigned int idt = per_cpu(octeon_irq_ciu3_idt_ip3, cpu); 27198c2ecf20Sopenharmony_ci 27208c2ecf20Sopenharmony_ci isc_ctl.u64 = 0; 27218c2ecf20Sopenharmony_ci isc_ctl.s.en = 1; 27228c2ecf20Sopenharmony_ci isc_ctl.s.idt = idt; 27238c2ecf20Sopenharmony_ci cvmx_write_csr(isc_ctl_addr, isc_ctl.u64); 27248c2ecf20Sopenharmony_ci } 27258c2ecf20Sopenharmony_ci cvmx_read_csr(isc_ctl_addr); 27268c2ecf20Sopenharmony_ci} 27278c2ecf20Sopenharmony_ci 27288c2ecf20Sopenharmony_cistatic void octeon_irq_ciu3_mbox_enable(struct irq_data *data) 27298c2ecf20Sopenharmony_ci{ 27308c2ecf20Sopenharmony_ci int cpu; 27318c2ecf20Sopenharmony_ci unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0; 27328c2ecf20Sopenharmony_ci 27338c2ecf20Sopenharmony_ci WARN_ON(mbox >= CIU3_MBOX_PER_CORE); 27348c2ecf20Sopenharmony_ci 27358c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) 27368c2ecf20Sopenharmony_ci octeon_irq_ciu3_mbox_set_enable(data, cpu, true); 27378c2ecf20Sopenharmony_ci} 27388c2ecf20Sopenharmony_ci 27398c2ecf20Sopenharmony_cistatic void octeon_irq_ciu3_mbox_disable(struct irq_data *data) 27408c2ecf20Sopenharmony_ci{ 27418c2ecf20Sopenharmony_ci int cpu; 27428c2ecf20Sopenharmony_ci unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0; 27438c2ecf20Sopenharmony_ci 27448c2ecf20Sopenharmony_ci WARN_ON(mbox >= CIU3_MBOX_PER_CORE); 27458c2ecf20Sopenharmony_ci 27468c2ecf20Sopenharmony_ci for_each_online_cpu(cpu) 27478c2ecf20Sopenharmony_ci octeon_irq_ciu3_mbox_set_enable(data, cpu, false); 27488c2ecf20Sopenharmony_ci} 27498c2ecf20Sopenharmony_ci 27508c2ecf20Sopenharmony_cistatic void octeon_irq_ciu3_mbox_ack(struct irq_data *data) 27518c2ecf20Sopenharmony_ci{ 27528c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info; 27538c2ecf20Sopenharmony_ci unsigned int intsn; 27548c2ecf20Sopenharmony_ci u64 isc_w1c_addr; 27558c2ecf20Sopenharmony_ci union cvmx_ciu3_iscx_w1c isc_w1c; 27568c2ecf20Sopenharmony_ci unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0; 27578c2ecf20Sopenharmony_ci 27588c2ecf20Sopenharmony_ci intsn = octeon_irq_ciu3_mbox_intsn_for_core(cvmx_get_local_core_num(), mbox); 27598c2ecf20Sopenharmony_ci 27608c2ecf20Sopenharmony_ci isc_w1c.u64 = 0; 27618c2ecf20Sopenharmony_ci isc_w1c.s.raw = 1; 27628c2ecf20Sopenharmony_ci 27638c2ecf20Sopenharmony_ci ciu3_info = __this_cpu_read(octeon_ciu3_info); 27648c2ecf20Sopenharmony_ci isc_w1c_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1C(intsn); 27658c2ecf20Sopenharmony_ci cvmx_write_csr(isc_w1c_addr, isc_w1c.u64); 27668c2ecf20Sopenharmony_ci cvmx_read_csr(isc_w1c_addr); 27678c2ecf20Sopenharmony_ci} 27688c2ecf20Sopenharmony_ci 27698c2ecf20Sopenharmony_cistatic void octeon_irq_ciu3_mbox_cpu_online(struct irq_data *data) 27708c2ecf20Sopenharmony_ci{ 27718c2ecf20Sopenharmony_ci octeon_irq_ciu3_mbox_set_enable(data, smp_processor_id(), true); 27728c2ecf20Sopenharmony_ci} 27738c2ecf20Sopenharmony_ci 27748c2ecf20Sopenharmony_cistatic void octeon_irq_ciu3_mbox_cpu_offline(struct irq_data *data) 27758c2ecf20Sopenharmony_ci{ 27768c2ecf20Sopenharmony_ci octeon_irq_ciu3_mbox_set_enable(data, smp_processor_id(), false); 27778c2ecf20Sopenharmony_ci} 27788c2ecf20Sopenharmony_ci 27798c2ecf20Sopenharmony_cistatic int octeon_irq_ciu3_alloc_resources(struct octeon_ciu3_info *ciu3_info) 27808c2ecf20Sopenharmony_ci{ 27818c2ecf20Sopenharmony_ci u64 b = ciu3_info->ciu3_addr; 27828c2ecf20Sopenharmony_ci int idt_ip2, idt_ip3, idt_ip4; 27838c2ecf20Sopenharmony_ci int unused_idt2; 27848c2ecf20Sopenharmony_ci int core = cvmx_get_local_core_num(); 27858c2ecf20Sopenharmony_ci int i; 27868c2ecf20Sopenharmony_ci 27878c2ecf20Sopenharmony_ci __this_cpu_write(octeon_ciu3_info, ciu3_info); 27888c2ecf20Sopenharmony_ci 27898c2ecf20Sopenharmony_ci /* 27908c2ecf20Sopenharmony_ci * 4 idt per core starting from 1 because zero is reserved. 27918c2ecf20Sopenharmony_ci * Base idt per core is 4 * core + 1 27928c2ecf20Sopenharmony_ci */ 27938c2ecf20Sopenharmony_ci idt_ip2 = core * 4 + 1; 27948c2ecf20Sopenharmony_ci idt_ip3 = core * 4 + 2; 27958c2ecf20Sopenharmony_ci idt_ip4 = core * 4 + 3; 27968c2ecf20Sopenharmony_ci unused_idt2 = core * 4 + 4; 27978c2ecf20Sopenharmony_ci __this_cpu_write(octeon_irq_ciu3_idt_ip2, idt_ip2); 27988c2ecf20Sopenharmony_ci __this_cpu_write(octeon_irq_ciu3_idt_ip3, idt_ip3); 27998c2ecf20Sopenharmony_ci 28008c2ecf20Sopenharmony_ci /* ip2 interrupts for this CPU */ 28018c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip2), 0); 28028c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_PP(idt_ip2, 0), 1ull << core); 28038c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_IO(idt_ip2), 0); 28048c2ecf20Sopenharmony_ci 28058c2ecf20Sopenharmony_ci /* ip3 interrupts for this CPU */ 28068c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip3), 1); 28078c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_PP(idt_ip3, 0), 1ull << core); 28088c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_IO(idt_ip3), 0); 28098c2ecf20Sopenharmony_ci 28108c2ecf20Sopenharmony_ci /* ip4 interrupts for this CPU */ 28118c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip4), 2); 28128c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_PP(idt_ip4, 0), 0); 28138c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_IO(idt_ip4), 0); 28148c2ecf20Sopenharmony_ci 28158c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_CTL(unused_idt2), 0); 28168c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_PP(unused_idt2, 0), 0); 28178c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_IDT_IO(unused_idt2), 0); 28188c2ecf20Sopenharmony_ci 28198c2ecf20Sopenharmony_ci for (i = 0; i < CIU3_MBOX_PER_CORE; i++) { 28208c2ecf20Sopenharmony_ci unsigned int intsn = octeon_irq_ciu3_mbox_intsn_for_core(core, i); 28218c2ecf20Sopenharmony_ci 28228c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_ISC_W1C(intsn), 2); 28238c2ecf20Sopenharmony_ci cvmx_write_csr(b + CIU3_ISC_CTL(intsn), 0); 28248c2ecf20Sopenharmony_ci } 28258c2ecf20Sopenharmony_ci 28268c2ecf20Sopenharmony_ci return 0; 28278c2ecf20Sopenharmony_ci} 28288c2ecf20Sopenharmony_ci 28298c2ecf20Sopenharmony_cistatic void octeon_irq_setup_secondary_ciu3(void) 28308c2ecf20Sopenharmony_ci{ 28318c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info; 28328c2ecf20Sopenharmony_ci 28338c2ecf20Sopenharmony_ci ciu3_info = octeon_ciu3_info_per_node[cvmx_get_node_num()]; 28348c2ecf20Sopenharmony_ci octeon_irq_ciu3_alloc_resources(ciu3_info); 28358c2ecf20Sopenharmony_ci irq_cpu_online(); 28368c2ecf20Sopenharmony_ci 28378c2ecf20Sopenharmony_ci /* Enable the CIU lines */ 28388c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP3 | STATUSF_IP2); 28398c2ecf20Sopenharmony_ci if (octeon_irq_use_ip4) 28408c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP4); 28418c2ecf20Sopenharmony_ci else 28428c2ecf20Sopenharmony_ci clear_c0_status(STATUSF_IP4); 28438c2ecf20Sopenharmony_ci} 28448c2ecf20Sopenharmony_ci 28458c2ecf20Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu3_mbox = { 28468c2ecf20Sopenharmony_ci .name = "CIU3-M", 28478c2ecf20Sopenharmony_ci .irq_enable = octeon_irq_ciu3_mbox_enable, 28488c2ecf20Sopenharmony_ci .irq_disable = octeon_irq_ciu3_mbox_disable, 28498c2ecf20Sopenharmony_ci .irq_ack = octeon_irq_ciu3_mbox_ack, 28508c2ecf20Sopenharmony_ci 28518c2ecf20Sopenharmony_ci .irq_cpu_online = octeon_irq_ciu3_mbox_cpu_online, 28528c2ecf20Sopenharmony_ci .irq_cpu_offline = octeon_irq_ciu3_mbox_cpu_offline, 28538c2ecf20Sopenharmony_ci .flags = IRQCHIP_ONOFFLINE_ENABLED, 28548c2ecf20Sopenharmony_ci}; 28558c2ecf20Sopenharmony_ci 28568c2ecf20Sopenharmony_cistatic int __init octeon_irq_init_ciu3(struct device_node *ciu_node, 28578c2ecf20Sopenharmony_ci struct device_node *parent) 28588c2ecf20Sopenharmony_ci{ 28598c2ecf20Sopenharmony_ci int i; 28608c2ecf20Sopenharmony_ci int node; 28618c2ecf20Sopenharmony_ci struct irq_domain *domain; 28628c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info; 28638c2ecf20Sopenharmony_ci const __be32 *zero_addr; 28648c2ecf20Sopenharmony_ci u64 base_addr; 28658c2ecf20Sopenharmony_ci union cvmx_ciu3_const consts; 28668c2ecf20Sopenharmony_ci 28678c2ecf20Sopenharmony_ci node = 0; /* of_node_to_nid(ciu_node); */ 28688c2ecf20Sopenharmony_ci ciu3_info = kzalloc_node(sizeof(*ciu3_info), GFP_KERNEL, node); 28698c2ecf20Sopenharmony_ci 28708c2ecf20Sopenharmony_ci if (!ciu3_info) 28718c2ecf20Sopenharmony_ci return -ENOMEM; 28728c2ecf20Sopenharmony_ci 28738c2ecf20Sopenharmony_ci zero_addr = of_get_address(ciu_node, 0, NULL, NULL); 28748c2ecf20Sopenharmony_ci if (WARN_ON(!zero_addr)) 28758c2ecf20Sopenharmony_ci return -EINVAL; 28768c2ecf20Sopenharmony_ci 28778c2ecf20Sopenharmony_ci base_addr = of_translate_address(ciu_node, zero_addr); 28788c2ecf20Sopenharmony_ci base_addr = (u64)phys_to_virt(base_addr); 28798c2ecf20Sopenharmony_ci 28808c2ecf20Sopenharmony_ci ciu3_info->ciu3_addr = base_addr; 28818c2ecf20Sopenharmony_ci ciu3_info->node = node; 28828c2ecf20Sopenharmony_ci 28838c2ecf20Sopenharmony_ci consts.u64 = cvmx_read_csr(base_addr + CIU3_CONST); 28848c2ecf20Sopenharmony_ci 28858c2ecf20Sopenharmony_ci octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu3; 28868c2ecf20Sopenharmony_ci 28878c2ecf20Sopenharmony_ci octeon_irq_ip2 = octeon_irq_ciu3_ip2; 28888c2ecf20Sopenharmony_ci octeon_irq_ip3 = octeon_irq_ciu3_mbox; 28898c2ecf20Sopenharmony_ci octeon_irq_ip4 = octeon_irq_ip4_mask; 28908c2ecf20Sopenharmony_ci 28918c2ecf20Sopenharmony_ci if (node == cvmx_get_node_num()) { 28928c2ecf20Sopenharmony_ci /* Mips internal */ 28938c2ecf20Sopenharmony_ci octeon_irq_init_core(); 28948c2ecf20Sopenharmony_ci 28958c2ecf20Sopenharmony_ci /* Only do per CPU things if it is the CIU of the boot node. */ 28968c2ecf20Sopenharmony_ci i = irq_alloc_descs_from(OCTEON_IRQ_MBOX0, 8, node); 28978c2ecf20Sopenharmony_ci WARN_ON(i < 0); 28988c2ecf20Sopenharmony_ci 28998c2ecf20Sopenharmony_ci for (i = 0; i < 8; i++) 29008c2ecf20Sopenharmony_ci irq_set_chip_and_handler(i + OCTEON_IRQ_MBOX0, 29018c2ecf20Sopenharmony_ci &octeon_irq_chip_ciu3_mbox, handle_percpu_irq); 29028c2ecf20Sopenharmony_ci } 29038c2ecf20Sopenharmony_ci 29048c2ecf20Sopenharmony_ci /* 29058c2ecf20Sopenharmony_ci * Initialize all domains to use the default domain. Specific major 29068c2ecf20Sopenharmony_ci * blocks will overwrite the default domain as needed. 29078c2ecf20Sopenharmony_ci */ 29088c2ecf20Sopenharmony_ci domain = irq_domain_add_tree(ciu_node, &octeon_dflt_domain_ciu3_ops, 29098c2ecf20Sopenharmony_ci ciu3_info); 29108c2ecf20Sopenharmony_ci for (i = 0; i < MAX_CIU3_DOMAINS; i++) 29118c2ecf20Sopenharmony_ci ciu3_info->domain[i] = domain; 29128c2ecf20Sopenharmony_ci 29138c2ecf20Sopenharmony_ci octeon_ciu3_info_per_node[node] = ciu3_info; 29148c2ecf20Sopenharmony_ci 29158c2ecf20Sopenharmony_ci if (node == cvmx_get_node_num()) { 29168c2ecf20Sopenharmony_ci /* Only do per CPU things if it is the CIU of the boot node. */ 29178c2ecf20Sopenharmony_ci octeon_irq_ciu3_alloc_resources(ciu3_info); 29188c2ecf20Sopenharmony_ci if (node == 0) 29198c2ecf20Sopenharmony_ci irq_set_default_host(domain); 29208c2ecf20Sopenharmony_ci 29218c2ecf20Sopenharmony_ci octeon_irq_use_ip4 = false; 29228c2ecf20Sopenharmony_ci /* Enable the CIU lines */ 29238c2ecf20Sopenharmony_ci set_c0_status(STATUSF_IP2 | STATUSF_IP3); 29248c2ecf20Sopenharmony_ci clear_c0_status(STATUSF_IP4); 29258c2ecf20Sopenharmony_ci } 29268c2ecf20Sopenharmony_ci 29278c2ecf20Sopenharmony_ci return 0; 29288c2ecf20Sopenharmony_ci} 29298c2ecf20Sopenharmony_ci 29308c2ecf20Sopenharmony_cistatic struct of_device_id ciu_types[] __initdata = { 29318c2ecf20Sopenharmony_ci {.compatible = "cavium,octeon-3860-ciu", .data = octeon_irq_init_ciu}, 29328c2ecf20Sopenharmony_ci {.compatible = "cavium,octeon-3860-gpio", .data = octeon_irq_init_gpio}, 29338c2ecf20Sopenharmony_ci {.compatible = "cavium,octeon-6880-ciu2", .data = octeon_irq_init_ciu2}, 29348c2ecf20Sopenharmony_ci {.compatible = "cavium,octeon-7890-ciu3", .data = octeon_irq_init_ciu3}, 29358c2ecf20Sopenharmony_ci {.compatible = "cavium,octeon-7130-cib", .data = octeon_irq_init_cib}, 29368c2ecf20Sopenharmony_ci {} 29378c2ecf20Sopenharmony_ci}; 29388c2ecf20Sopenharmony_ci 29398c2ecf20Sopenharmony_civoid __init arch_init_irq(void) 29408c2ecf20Sopenharmony_ci{ 29418c2ecf20Sopenharmony_ci#ifdef CONFIG_SMP 29428c2ecf20Sopenharmony_ci /* Set the default affinity to the boot cpu. */ 29438c2ecf20Sopenharmony_ci cpumask_clear(irq_default_affinity); 29448c2ecf20Sopenharmony_ci cpumask_set_cpu(smp_processor_id(), irq_default_affinity); 29458c2ecf20Sopenharmony_ci#endif 29468c2ecf20Sopenharmony_ci of_irq_init(ciu_types); 29478c2ecf20Sopenharmony_ci} 29488c2ecf20Sopenharmony_ci 29498c2ecf20Sopenharmony_ciasmlinkage void plat_irq_dispatch(void) 29508c2ecf20Sopenharmony_ci{ 29518c2ecf20Sopenharmony_ci unsigned long cop0_cause; 29528c2ecf20Sopenharmony_ci unsigned long cop0_status; 29538c2ecf20Sopenharmony_ci 29548c2ecf20Sopenharmony_ci while (1) { 29558c2ecf20Sopenharmony_ci cop0_cause = read_c0_cause(); 29568c2ecf20Sopenharmony_ci cop0_status = read_c0_status(); 29578c2ecf20Sopenharmony_ci cop0_cause &= cop0_status; 29588c2ecf20Sopenharmony_ci cop0_cause &= ST0_IM; 29598c2ecf20Sopenharmony_ci 29608c2ecf20Sopenharmony_ci if (cop0_cause & STATUSF_IP2) 29618c2ecf20Sopenharmony_ci octeon_irq_ip2(); 29628c2ecf20Sopenharmony_ci else if (cop0_cause & STATUSF_IP3) 29638c2ecf20Sopenharmony_ci octeon_irq_ip3(); 29648c2ecf20Sopenharmony_ci else if (cop0_cause & STATUSF_IP4) 29658c2ecf20Sopenharmony_ci octeon_irq_ip4(); 29668c2ecf20Sopenharmony_ci else if (cop0_cause) 29678c2ecf20Sopenharmony_ci do_IRQ(fls(cop0_cause) - 9 + MIPS_CPU_IRQ_BASE); 29688c2ecf20Sopenharmony_ci else 29698c2ecf20Sopenharmony_ci break; 29708c2ecf20Sopenharmony_ci } 29718c2ecf20Sopenharmony_ci} 29728c2ecf20Sopenharmony_ci 29738c2ecf20Sopenharmony_ci#ifdef CONFIG_HOTPLUG_CPU 29748c2ecf20Sopenharmony_ci 29758c2ecf20Sopenharmony_civoid octeon_fixup_irqs(void) 29768c2ecf20Sopenharmony_ci{ 29778c2ecf20Sopenharmony_ci irq_cpu_offline(); 29788c2ecf20Sopenharmony_ci} 29798c2ecf20Sopenharmony_ci 29808c2ecf20Sopenharmony_ci#endif /* CONFIG_HOTPLUG_CPU */ 29818c2ecf20Sopenharmony_ci 29828c2ecf20Sopenharmony_cistruct irq_domain *octeon_irq_get_block_domain(int node, uint8_t block) 29838c2ecf20Sopenharmony_ci{ 29848c2ecf20Sopenharmony_ci struct octeon_ciu3_info *ciu3_info; 29858c2ecf20Sopenharmony_ci 29868c2ecf20Sopenharmony_ci ciu3_info = octeon_ciu3_info_per_node[node & CVMX_NODE_MASK]; 29878c2ecf20Sopenharmony_ci return ciu3_info->domain[block]; 29888c2ecf20Sopenharmony_ci} 29898c2ecf20Sopenharmony_ciEXPORT_SYMBOL(octeon_irq_get_block_domain); 2990