18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
28c2ecf20Sopenharmony_ci/****************************************************************************/
38c2ecf20Sopenharmony_ci
48c2ecf20Sopenharmony_ci/*
58c2ecf20Sopenharmony_ci *	m5307sim.h -- ColdFire 5307 System Integration Module support.
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci *	(C) Copyright 1999,  Moreton Bay Ventures Pty Ltd.
88c2ecf20Sopenharmony_ci *	(C) Copyright 1999,  Lineo (www.lineo.com)
98c2ecf20Sopenharmony_ci *
108c2ecf20Sopenharmony_ci *      Modified by David W. Miller for the MCF5307 Eval Board.
118c2ecf20Sopenharmony_ci */
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci/****************************************************************************/
148c2ecf20Sopenharmony_ci#ifndef	m5307sim_h
158c2ecf20Sopenharmony_ci#define	m5307sim_h
168c2ecf20Sopenharmony_ci/****************************************************************************/
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#define	CPU_NAME		"COLDFIRE(m5307)"
198c2ecf20Sopenharmony_ci#define	CPU_INSTR_PER_JIFFY	3
208c2ecf20Sopenharmony_ci#define	MCF_BUSCLK		(MCF_CLK / 2)
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#include <asm/m53xxacr.h>
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci/*
258c2ecf20Sopenharmony_ci *	Define the 5307 SIM register set addresses.
268c2ecf20Sopenharmony_ci */
278c2ecf20Sopenharmony_ci#define	MCFSIM_RSR		(MCF_MBAR + 0x00)	/* Reset Status reg */
288c2ecf20Sopenharmony_ci#define	MCFSIM_SYPCR		(MCF_MBAR + 0x01)	/* System Protection */
298c2ecf20Sopenharmony_ci#define	MCFSIM_SWIVR		(MCF_MBAR + 0x02)	/* SW Watchdog intr */
308c2ecf20Sopenharmony_ci#define	MCFSIM_SWSR		(MCF_MBAR + 0x03)	/* SW Watchdog service*/
318c2ecf20Sopenharmony_ci#define	MCFSIM_PAR		(MCF_MBAR + 0x04)	/* Pin Assignment */
328c2ecf20Sopenharmony_ci#define	MCFSIM_IRQPAR		(MCF_MBAR + 0x06)	/* Itr Assignment */
338c2ecf20Sopenharmony_ci#define	MCFSIM_PLLCR		(MCF_MBAR + 0x08)	/* PLL Ctrl Reg */
348c2ecf20Sopenharmony_ci#define	MCFSIM_MPARK		(MCF_MBAR + 0x0C)	/* BUS Master Ctrl */
358c2ecf20Sopenharmony_ci#define	MCFSIM_IPR		(MCF_MBAR + 0x40)	/* Interrupt Pend */
368c2ecf20Sopenharmony_ci#define	MCFSIM_IMR		(MCF_MBAR + 0x44)	/* Interrupt Mask */
378c2ecf20Sopenharmony_ci#define	MCFSIM_AVR		(MCF_MBAR + 0x4b)	/* Autovector Ctrl */
388c2ecf20Sopenharmony_ci#define	MCFSIM_ICR0		(MCF_MBAR + 0x4c)	/* Intr Ctrl reg 0 */
398c2ecf20Sopenharmony_ci#define	MCFSIM_ICR1		(MCF_MBAR + 0x4d)	/* Intr Ctrl reg 1 */
408c2ecf20Sopenharmony_ci#define	MCFSIM_ICR2		(MCF_MBAR + 0x4e)	/* Intr Ctrl reg 2 */
418c2ecf20Sopenharmony_ci#define	MCFSIM_ICR3		(MCF_MBAR + 0x4f)	/* Intr Ctrl reg 3 */
428c2ecf20Sopenharmony_ci#define	MCFSIM_ICR4		(MCF_MBAR + 0x50)	/* Intr Ctrl reg 4 */
438c2ecf20Sopenharmony_ci#define	MCFSIM_ICR5		(MCF_MBAR + 0x51)	/* Intr Ctrl reg 5 */
448c2ecf20Sopenharmony_ci#define	MCFSIM_ICR6		(MCF_MBAR + 0x52)	/* Intr Ctrl reg 6 */
458c2ecf20Sopenharmony_ci#define	MCFSIM_ICR7		(MCF_MBAR + 0x53)	/* Intr Ctrl reg 7 */
468c2ecf20Sopenharmony_ci#define	MCFSIM_ICR8		(MCF_MBAR + 0x54)	/* Intr Ctrl reg 8 */
478c2ecf20Sopenharmony_ci#define	MCFSIM_ICR9		(MCF_MBAR + 0x55)	/* Intr Ctrl reg 9 */
488c2ecf20Sopenharmony_ci#define	MCFSIM_ICR10		(MCF_MBAR + 0x56)	/* Intr Ctrl reg 10 */
498c2ecf20Sopenharmony_ci#define	MCFSIM_ICR11		(MCF_MBAR + 0x57)	/* Intr Ctrl reg 11 */
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci#define MCFSIM_CSAR0		(MCF_MBAR + 0x80)	/* CS 0 Address reg */
528c2ecf20Sopenharmony_ci#define MCFSIM_CSMR0		(MCF_MBAR + 0x84)	/* CS 0 Mask reg */
538c2ecf20Sopenharmony_ci#define MCFSIM_CSCR0		(MCF_MBAR + 0x8a)	/* CS 0 Control reg */
548c2ecf20Sopenharmony_ci#define MCFSIM_CSAR1		(MCF_MBAR + 0x8c)	/* CS 1 Address reg */
558c2ecf20Sopenharmony_ci#define MCFSIM_CSMR1		(MCF_MBAR + 0x90)	/* CS 1 Mask reg */
568c2ecf20Sopenharmony_ci#define MCFSIM_CSCR1		(MCF_MBAR + 0x96)	/* CS 1 Control reg */
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci#ifdef CONFIG_OLDMASK
598c2ecf20Sopenharmony_ci#define MCFSIM_CSBAR		(MCF_MBAR + 0x98)	/* CS Base Address */
608c2ecf20Sopenharmony_ci#define MCFSIM_CSBAMR		(MCF_MBAR + 0x9c)	/* CS Base Mask */
618c2ecf20Sopenharmony_ci#define MCFSIM_CSMR2		(MCF_MBAR + 0x9e)	/* CS 2 Mask reg */
628c2ecf20Sopenharmony_ci#define MCFSIM_CSCR2		(MCF_MBAR + 0xa2)	/* CS 2 Control reg */
638c2ecf20Sopenharmony_ci#define MCFSIM_CSMR3		(MCF_MBAR + 0xaa)	/* CS 3 Mask reg */
648c2ecf20Sopenharmony_ci#define MCFSIM_CSCR3		(MCF_MBAR + 0xae)	/* CS 3 Control reg */
658c2ecf20Sopenharmony_ci#define MCFSIM_CSMR4		(MCF_MBAR + 0xb6)	/* CS 4 Mask reg */
668c2ecf20Sopenharmony_ci#define MCFSIM_CSCR4		(MCF_MBAR + 0xba)	/* CS 4 Control reg */
678c2ecf20Sopenharmony_ci#define MCFSIM_CSMR5		(MCF_MBAR + 0xc2)	/* CS 5 Mask reg */
688c2ecf20Sopenharmony_ci#define MCFSIM_CSCR5		(MCF_MBAR + 0xc6)	/* CS 5 Control reg */
698c2ecf20Sopenharmony_ci#define MCFSIM_CSMR6		(MCF_MBAR + 0xce)	/* CS 6 Mask reg */
708c2ecf20Sopenharmony_ci#define MCFSIM_CSCR6		(MCF_MBAR + 0xd2)	/* CS 6 Control reg */
718c2ecf20Sopenharmony_ci#define MCFSIM_CSMR7		(MCF_MBAR + 0xda)	/* CS 7 Mask reg */
728c2ecf20Sopenharmony_ci#define MCFSIM_CSCR7		(MCF_MBAR + 0xde)	/* CS 7 Control reg */
738c2ecf20Sopenharmony_ci#else
748c2ecf20Sopenharmony_ci#define MCFSIM_CSAR2		(MCF_MBAR + 0x98)	/* CS 2 Address reg */
758c2ecf20Sopenharmony_ci#define MCFSIM_CSMR2		(MCF_MBAR + 0x9c)	/* CS 2 Mask reg */
768c2ecf20Sopenharmony_ci#define MCFSIM_CSCR2		(MCF_MBAR + 0xa2)	/* CS 2 Control reg */
778c2ecf20Sopenharmony_ci#define MCFSIM_CSAR3		(MCF_MBAR + 0xa4)	/* CS 3 Address reg */
788c2ecf20Sopenharmony_ci#define MCFSIM_CSMR3		(MCF_MBAR + 0xa8)	/* CS 3 Mask reg */
798c2ecf20Sopenharmony_ci#define MCFSIM_CSCR3		(MCF_MBAR + 0xae)	/* CS 3 Control reg */
808c2ecf20Sopenharmony_ci#define MCFSIM_CSAR4		(MCF_MBAR + 0xb0)	/* CS 4 Address reg */
818c2ecf20Sopenharmony_ci#define MCFSIM_CSMR4		(MCF_MBAR + 0xb4)	/* CS 4 Mask reg */
828c2ecf20Sopenharmony_ci#define MCFSIM_CSCR4		(MCF_MBAR + 0xba)	/* CS 4 Control reg */
838c2ecf20Sopenharmony_ci#define MCFSIM_CSAR5		(MCF_MBAR + 0xbc)	/* CS 5 Address reg */
848c2ecf20Sopenharmony_ci#define MCFSIM_CSMR5		(MCF_MBAR + 0xc0)	/* CS 5 Mask reg */
858c2ecf20Sopenharmony_ci#define MCFSIM_CSCR5		(MCF_MBAR + 0xc6)	/* CS 5 Control reg */
868c2ecf20Sopenharmony_ci#define MCFSIM_CSAR6		(MCF_MBAR + 0xc8)	/* CS 6 Address reg */
878c2ecf20Sopenharmony_ci#define MCFSIM_CSMR6		(MCF_MBAR + 0xcc)	/* CS 6 Mask reg */
888c2ecf20Sopenharmony_ci#define MCFSIM_CSCR6		(MCF_MBAR + 0xd2)	/* CS 6 Control reg */
898c2ecf20Sopenharmony_ci#define MCFSIM_CSAR7		(MCF_MBAR + 0xd4)	/* CS 7 Address reg */
908c2ecf20Sopenharmony_ci#define MCFSIM_CSMR7		(MCF_MBAR + 0xd8)	/* CS 7 Mask reg */
918c2ecf20Sopenharmony_ci#define MCFSIM_CSCR7		(MCF_MBAR + 0xde)	/* CS 7 Control reg */
928c2ecf20Sopenharmony_ci#endif /* CONFIG_OLDMASK */
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci#define MCFSIM_DCR		(MCF_MBAR + 0x100)	/* DRAM Control */
958c2ecf20Sopenharmony_ci#define MCFSIM_DACR0		(MCF_MBAR + 0x108)	/* DRAM Addr/Ctrl 0 */
968c2ecf20Sopenharmony_ci#define MCFSIM_DMR0		(MCF_MBAR + 0x10c)	/* DRAM Mask 0 */
978c2ecf20Sopenharmony_ci#define MCFSIM_DACR1		(MCF_MBAR + 0x110)	/* DRAM Addr/Ctrl 1 */
988c2ecf20Sopenharmony_ci#define MCFSIM_DMR1		(MCF_MBAR + 0x114)	/* DRAM Mask 1 */
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci/*
1018c2ecf20Sopenharmony_ci *  Timer module.
1028c2ecf20Sopenharmony_ci */
1038c2ecf20Sopenharmony_ci#define MCFTIMER_BASE1		(MCF_MBAR + 0x140)	/* Base of TIMER1 */
1048c2ecf20Sopenharmony_ci#define MCFTIMER_BASE2		(MCF_MBAR + 0x180)	/* Base of TIMER2 */
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci#define	MCFSIM_PADDR		(MCF_MBAR + 0x244)
1078c2ecf20Sopenharmony_ci#define	MCFSIM_PADAT		(MCF_MBAR + 0x248)
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci/*
1108c2ecf20Sopenharmony_ci *  DMA unit base addresses.
1118c2ecf20Sopenharmony_ci */
1128c2ecf20Sopenharmony_ci#define MCFDMA_BASE0		(MCF_MBAR + 0x300)	/* Base address DMA 0 */
1138c2ecf20Sopenharmony_ci#define MCFDMA_BASE1		(MCF_MBAR + 0x340)	/* Base address DMA 1 */
1148c2ecf20Sopenharmony_ci#define MCFDMA_BASE2		(MCF_MBAR + 0x380)	/* Base address DMA 2 */
1158c2ecf20Sopenharmony_ci#define MCFDMA_BASE3		(MCF_MBAR + 0x3C0)	/* Base address DMA 3 */
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci/*
1188c2ecf20Sopenharmony_ci *  UART module.
1198c2ecf20Sopenharmony_ci */
1208c2ecf20Sopenharmony_ci#if defined(CONFIG_NETtel) || defined(CONFIG_SECUREEDGEMP3)
1218c2ecf20Sopenharmony_ci#define MCFUART_BASE0		(MCF_MBAR + 0x200)	/* Base address UART0 */
1228c2ecf20Sopenharmony_ci#define MCFUART_BASE1		(MCF_MBAR + 0x1c0)	/* Base address UART1 */
1238c2ecf20Sopenharmony_ci#else
1248c2ecf20Sopenharmony_ci#define MCFUART_BASE0		(MCF_MBAR + 0x1c0)	/* Base address UART0 */
1258c2ecf20Sopenharmony_ci#define MCFUART_BASE1		(MCF_MBAR + 0x200)	/* Base address UART1 */
1268c2ecf20Sopenharmony_ci#endif
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci/*
1298c2ecf20Sopenharmony_ci * Generic GPIO support
1308c2ecf20Sopenharmony_ci */
1318c2ecf20Sopenharmony_ci#define MCFGPIO_PIN_MAX		16
1328c2ecf20Sopenharmony_ci#define MCFGPIO_IRQ_MAX		-1
1338c2ecf20Sopenharmony_ci#define MCFGPIO_IRQ_VECBASE	-1
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci/* Definition offset address for CS2-7  -- old mask 5307 */
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci#define	MCF5307_CS2		(0x400000)
1398c2ecf20Sopenharmony_ci#define	MCF5307_CS3		(0x600000)
1408c2ecf20Sopenharmony_ci#define	MCF5307_CS4		(0x800000)
1418c2ecf20Sopenharmony_ci#define	MCF5307_CS5		(0xA00000)
1428c2ecf20Sopenharmony_ci#define	MCF5307_CS6		(0xC00000)
1438c2ecf20Sopenharmony_ci#define	MCF5307_CS7		(0xE00000)
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci/*
1478c2ecf20Sopenharmony_ci *	Some symbol defines for the above...
1488c2ecf20Sopenharmony_ci */
1498c2ecf20Sopenharmony_ci#define	MCFSIM_SWDICR		MCFSIM_ICR0	/* Watchdog timer ICR */
1508c2ecf20Sopenharmony_ci#define	MCFSIM_TIMER1ICR	MCFSIM_ICR1	/* Timer 1 ICR */
1518c2ecf20Sopenharmony_ci#define	MCFSIM_TIMER2ICR	MCFSIM_ICR2	/* Timer 2 ICR */
1528c2ecf20Sopenharmony_ci#define	MCFSIM_I2CICR		MCFSIM_ICR3	/* I2C ICR */
1538c2ecf20Sopenharmony_ci#define	MCFSIM_UART1ICR		MCFSIM_ICR4	/* UART 1 ICR */
1548c2ecf20Sopenharmony_ci#define	MCFSIM_UART2ICR		MCFSIM_ICR5	/* UART 2 ICR */
1558c2ecf20Sopenharmony_ci#define	MCFSIM_DMA0ICR		MCFSIM_ICR6	/* DMA 0 ICR */
1568c2ecf20Sopenharmony_ci#define	MCFSIM_DMA1ICR		MCFSIM_ICR7	/* DMA 1 ICR */
1578c2ecf20Sopenharmony_ci#define	MCFSIM_DMA2ICR		MCFSIM_ICR8	/* DMA 2 ICR */
1588c2ecf20Sopenharmony_ci#define	MCFSIM_DMA3ICR		MCFSIM_ICR9	/* DMA 3 ICR */
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci/*
1618c2ecf20Sopenharmony_ci *	Some symbol defines for the Parallel Port Pin Assignment Register
1628c2ecf20Sopenharmony_ci */
1638c2ecf20Sopenharmony_ci#define MCFSIM_PAR_DREQ0        0x40            /* Set to select DREQ0 input */
1648c2ecf20Sopenharmony_ci                                                /* Clear to select par I/O */
1658c2ecf20Sopenharmony_ci#define MCFSIM_PAR_DREQ1        0x20            /* Select DREQ1 input */
1668c2ecf20Sopenharmony_ci                                                /* Clear to select par I/O */
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci/*
1698c2ecf20Sopenharmony_ci *       Defines for the IRQPAR Register
1708c2ecf20Sopenharmony_ci */
1718c2ecf20Sopenharmony_ci#define IRQ5_LEVEL4		0x80
1728c2ecf20Sopenharmony_ci#define IRQ3_LEVEL6		0x40
1738c2ecf20Sopenharmony_ci#define IRQ1_LEVEL2		0x20
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci/*
1768c2ecf20Sopenharmony_ci *	Define system peripheral IRQ usage.
1778c2ecf20Sopenharmony_ci */
1788c2ecf20Sopenharmony_ci#define	MCF_IRQ_I2C0		29		/* I2C, Level 5 */
1798c2ecf20Sopenharmony_ci#define	MCF_IRQ_TIMER		30		/* Timer0, Level 6 */
1808c2ecf20Sopenharmony_ci#define	MCF_IRQ_PROFILER	31		/* Timer1, Level 7 */
1818c2ecf20Sopenharmony_ci#define	MCF_IRQ_UART0		73		/* UART0 */
1828c2ecf20Sopenharmony_ci#define	MCF_IRQ_UART1		74		/* UART1 */
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_ci/*
1858c2ecf20Sopenharmony_ci * I2C module
1868c2ecf20Sopenharmony_ci */
1878c2ecf20Sopenharmony_ci#define	MCFI2C_BASE0		(MCF_MBAR + 0x280)
1888c2ecf20Sopenharmony_ci#define	MCFI2C_SIZE0		0x40
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci/****************************************************************************/
1918c2ecf20Sopenharmony_ci#endif	/* m5307sim_h */
192