18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 28c2ecf20Sopenharmony_ci/****************************************************************************/ 38c2ecf20Sopenharmony_ci 48c2ecf20Sopenharmony_ci/* 58c2ecf20Sopenharmony_ci * m5206sim.h -- ColdFire 5206 System Integration Module support. 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * (C) Copyright 1999, Greg Ungerer (gerg@snapgear.com) 88c2ecf20Sopenharmony_ci * (C) Copyright 2000, Lineo Inc. (www.lineo.com) 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci/****************************************************************************/ 128c2ecf20Sopenharmony_ci#ifndef m5206sim_h 138c2ecf20Sopenharmony_ci#define m5206sim_h 148c2ecf20Sopenharmony_ci/****************************************************************************/ 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ci#define CPU_NAME "COLDFIRE(m5206)" 178c2ecf20Sopenharmony_ci#define CPU_INSTR_PER_JIFFY 3 188c2ecf20Sopenharmony_ci#define MCF_BUSCLK MCF_CLK 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#include <asm/m52xxacr.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci/* 238c2ecf20Sopenharmony_ci * Define the 5206 SIM register set addresses. 248c2ecf20Sopenharmony_ci */ 258c2ecf20Sopenharmony_ci#define MCFSIM_SIMR (MCF_MBAR + 0x03) /* SIM Config reg */ 268c2ecf20Sopenharmony_ci#define MCFSIM_ICR1 (MCF_MBAR + 0x14) /* Intr Ctrl reg 1 */ 278c2ecf20Sopenharmony_ci#define MCFSIM_ICR2 (MCF_MBAR + 0x15) /* Intr Ctrl reg 2 */ 288c2ecf20Sopenharmony_ci#define MCFSIM_ICR3 (MCF_MBAR + 0x16) /* Intr Ctrl reg 3 */ 298c2ecf20Sopenharmony_ci#define MCFSIM_ICR4 (MCF_MBAR + 0x17) /* Intr Ctrl reg 4 */ 308c2ecf20Sopenharmony_ci#define MCFSIM_ICR5 (MCF_MBAR + 0x18) /* Intr Ctrl reg 5 */ 318c2ecf20Sopenharmony_ci#define MCFSIM_ICR6 (MCF_MBAR + 0x19) /* Intr Ctrl reg 6 */ 328c2ecf20Sopenharmony_ci#define MCFSIM_ICR7 (MCF_MBAR + 0x1a) /* Intr Ctrl reg 7 */ 338c2ecf20Sopenharmony_ci#define MCFSIM_ICR8 (MCF_MBAR + 0x1b) /* Intr Ctrl reg 8 */ 348c2ecf20Sopenharmony_ci#define MCFSIM_ICR9 (MCF_MBAR + 0x1c) /* Intr Ctrl reg 9 */ 358c2ecf20Sopenharmony_ci#define MCFSIM_ICR10 (MCF_MBAR + 0x1d) /* Intr Ctrl reg 10 */ 368c2ecf20Sopenharmony_ci#define MCFSIM_ICR11 (MCF_MBAR + 0x1e) /* Intr Ctrl reg 11 */ 378c2ecf20Sopenharmony_ci#define MCFSIM_ICR12 (MCF_MBAR + 0x1f) /* Intr Ctrl reg 12 */ 388c2ecf20Sopenharmony_ci#define MCFSIM_ICR13 (MCF_MBAR + 0x20) /* Intr Ctrl reg 13 */ 398c2ecf20Sopenharmony_ci#ifdef CONFIG_M5206e 408c2ecf20Sopenharmony_ci#define MCFSIM_ICR14 (MCF_MBAR + 0x21) /* Intr Ctrl reg 14 */ 418c2ecf20Sopenharmony_ci#define MCFSIM_ICR15 (MCF_MBAR + 0x22) /* Intr Ctrl reg 15 */ 428c2ecf20Sopenharmony_ci#endif 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci#define MCFSIM_IMR (MCF_MBAR + 0x36) /* Interrupt Mask */ 458c2ecf20Sopenharmony_ci#define MCFSIM_IPR (MCF_MBAR + 0x3a) /* Interrupt Pending */ 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci#define MCFSIM_RSR (MCF_MBAR + 0x40) /* Reset Status */ 488c2ecf20Sopenharmony_ci#define MCFSIM_SYPCR (MCF_MBAR + 0x41) /* System Protection */ 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci#define MCFSIM_SWIVR (MCF_MBAR + 0x42) /* SW Watchdog intr */ 518c2ecf20Sopenharmony_ci#define MCFSIM_SWSR (MCF_MBAR + 0x43) /* SW Watchdog srv */ 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci#define MCFSIM_DCRR (MCF_MBAR + 0x46) /* DRAM Refresh reg (r/w) */ 548c2ecf20Sopenharmony_ci#define MCFSIM_DCTR (MCF_MBAR + 0x4a) /* DRAM Timing reg (r/w) */ 558c2ecf20Sopenharmony_ci#define MCFSIM_DAR0 (MCF_MBAR + 0x4c) /* DRAM 0 Address reg(r/w) */ 568c2ecf20Sopenharmony_ci#define MCFSIM_DMR0 (MCF_MBAR + 0x50) /* DRAM 0 Mask reg (r/w) */ 578c2ecf20Sopenharmony_ci#define MCFSIM_DCR0 (MCF_MBAR + 0x57) /* DRAM 0 Control reg (r/w) */ 588c2ecf20Sopenharmony_ci#define MCFSIM_DAR1 (MCF_MBAR + 0x58) /* DRAM 1 Address reg (r/w) */ 598c2ecf20Sopenharmony_ci#define MCFSIM_DMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg (r/w) */ 608c2ecf20Sopenharmony_ci#define MCFSIM_DCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control reg (r/w) */ 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci#define MCFSIM_CSAR0 (MCF_MBAR + 0x64) /* CS 0 Address reg */ 638c2ecf20Sopenharmony_ci#define MCFSIM_CSMR0 (MCF_MBAR + 0x68) /* CS 0 Mask reg */ 648c2ecf20Sopenharmony_ci#define MCFSIM_CSCR0 (MCF_MBAR + 0x6e) /* CS 0 Control reg */ 658c2ecf20Sopenharmony_ci#define MCFSIM_CSAR1 (MCF_MBAR + 0x70) /* CS 1 Address reg */ 668c2ecf20Sopenharmony_ci#define MCFSIM_CSMR1 (MCF_MBAR + 0x74) /* CS 1 Mask reg */ 678c2ecf20Sopenharmony_ci#define MCFSIM_CSCR1 (MCF_MBAR + 0x7a) /* CS 1 Control reg */ 688c2ecf20Sopenharmony_ci#define MCFSIM_CSAR2 (MCF_MBAR + 0x7c) /* CS 2 Address reg */ 698c2ecf20Sopenharmony_ci#define MCFSIM_CSMR2 (MCF_MBAR + 0x80) /* CS 2 Mask reg */ 708c2ecf20Sopenharmony_ci#define MCFSIM_CSCR2 (MCF_MBAR + 0x86) /* CS 2 Control reg */ 718c2ecf20Sopenharmony_ci#define MCFSIM_CSAR3 (MCF_MBAR + 0x88) /* CS 3 Address reg */ 728c2ecf20Sopenharmony_ci#define MCFSIM_CSMR3 (MCF_MBAR + 0x8c) /* CS 3 Mask reg */ 738c2ecf20Sopenharmony_ci#define MCFSIM_CSCR3 (MCF_MBAR + 0x92) /* CS 3 Control reg */ 748c2ecf20Sopenharmony_ci#define MCFSIM_CSAR4 (MCF_MBAR + 0x94) /* CS 4 Address reg */ 758c2ecf20Sopenharmony_ci#define MCFSIM_CSMR4 (MCF_MBAR + 0x98) /* CS 4 Mask reg */ 768c2ecf20Sopenharmony_ci#define MCFSIM_CSCR4 (MCF_MBAR + 0x9e) /* CS 4 Control reg */ 778c2ecf20Sopenharmony_ci#define MCFSIM_CSAR5 (MCF_MBAR + 0xa0) /* CS 5 Address reg */ 788c2ecf20Sopenharmony_ci#define MCFSIM_CSMR5 (MCF_MBAR + 0xa4) /* CS 5 Mask reg */ 798c2ecf20Sopenharmony_ci#define MCFSIM_CSCR5 (MCF_MBAR + 0xaa) /* CS 5 Control reg */ 808c2ecf20Sopenharmony_ci#define MCFSIM_CSAR6 (MCF_MBAR + 0xac) /* CS 6 Address reg */ 818c2ecf20Sopenharmony_ci#define MCFSIM_CSMR6 (MCF_MBAR + 0xb0) /* CS 6 Mask reg */ 828c2ecf20Sopenharmony_ci#define MCFSIM_CSCR6 (MCF_MBAR + 0xb6) /* CS 6 Control reg */ 838c2ecf20Sopenharmony_ci#define MCFSIM_CSAR7 (MCF_MBAR + 0xb8) /* CS 7 Address reg */ 848c2ecf20Sopenharmony_ci#define MCFSIM_CSMR7 (MCF_MBAR + 0xbc) /* CS 7 Mask reg */ 858c2ecf20Sopenharmony_ci#define MCFSIM_CSCR7 (MCF_MBAR + 0xc2) /* CS 7 Control reg */ 868c2ecf20Sopenharmony_ci#define MCFSIM_DMCR (MCF_MBAR + 0xc6) /* Default control */ 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci#ifdef CONFIG_M5206e 898c2ecf20Sopenharmony_ci#define MCFSIM_PAR (MCF_MBAR + 0xca) /* Pin Assignment */ 908c2ecf20Sopenharmony_ci#else 918c2ecf20Sopenharmony_ci#define MCFSIM_PAR (MCF_MBAR + 0xcb) /* Pin Assignment */ 928c2ecf20Sopenharmony_ci#endif 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci#define MCFTIMER_BASE1 (MCF_MBAR + 0x100) /* Base of TIMER1 */ 958c2ecf20Sopenharmony_ci#define MCFTIMER_BASE2 (MCF_MBAR + 0x120) /* Base of TIMER2 */ 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci#define MCFSIM_PADDR (MCF_MBAR + 0x1c5) /* Parallel Direction (r/w) */ 988c2ecf20Sopenharmony_ci#define MCFSIM_PADAT (MCF_MBAR + 0x1c9) /* Parallel Port Value (r/w) */ 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci#define MCFDMA_BASE0 (MCF_MBAR + 0x200) /* Base address DMA 0 */ 1018c2ecf20Sopenharmony_ci#define MCFDMA_BASE1 (MCF_MBAR + 0x240) /* Base address DMA 1 */ 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci#if defined(CONFIG_NETtel) 1048c2ecf20Sopenharmony_ci#define MCFUART_BASE0 (MCF_MBAR + 0x180) /* Base address UART0 */ 1058c2ecf20Sopenharmony_ci#define MCFUART_BASE1 (MCF_MBAR + 0x140) /* Base address UART1 */ 1068c2ecf20Sopenharmony_ci#else 1078c2ecf20Sopenharmony_ci#define MCFUART_BASE0 (MCF_MBAR + 0x140) /* Base address UART0 */ 1088c2ecf20Sopenharmony_ci#define MCFUART_BASE1 (MCF_MBAR + 0x180) /* Base address UART1 */ 1098c2ecf20Sopenharmony_ci#endif 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci/* 1128c2ecf20Sopenharmony_ci * Define system peripheral IRQ usage. 1138c2ecf20Sopenharmony_ci */ 1148c2ecf20Sopenharmony_ci#define MCF_IRQ_I2C0 29 /* I2C, Level 5 */ 1158c2ecf20Sopenharmony_ci#define MCF_IRQ_TIMER 30 /* Timer0, Level 6 */ 1168c2ecf20Sopenharmony_ci#define MCF_IRQ_PROFILER 31 /* Timer1, Level 7 */ 1178c2ecf20Sopenharmony_ci#define MCF_IRQ_UART0 73 /* UART0 */ 1188c2ecf20Sopenharmony_ci#define MCF_IRQ_UART1 74 /* UART1 */ 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci/* 1218c2ecf20Sopenharmony_ci * Generic GPIO 1228c2ecf20Sopenharmony_ci */ 1238c2ecf20Sopenharmony_ci#define MCFGPIO_PIN_MAX 8 1248c2ecf20Sopenharmony_ci#define MCFGPIO_IRQ_VECBASE -1 1258c2ecf20Sopenharmony_ci#define MCFGPIO_IRQ_MAX -1 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci/* 1288c2ecf20Sopenharmony_ci * Some symbol defines for the Parallel Port Pin Assignment Register 1298c2ecf20Sopenharmony_ci */ 1308c2ecf20Sopenharmony_ci#ifdef CONFIG_M5206e 1318c2ecf20Sopenharmony_ci#define MCFSIM_PAR_DREQ0 0x100 /* Set to select DREQ0 input */ 1328c2ecf20Sopenharmony_ci /* Clear to select T0 input */ 1338c2ecf20Sopenharmony_ci#define MCFSIM_PAR_DREQ1 0x200 /* Select DREQ1 input */ 1348c2ecf20Sopenharmony_ci /* Clear to select T0 output */ 1358c2ecf20Sopenharmony_ci#endif 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci/* 1388c2ecf20Sopenharmony_ci * Some symbol defines for the Interrupt Control Register 1398c2ecf20Sopenharmony_ci */ 1408c2ecf20Sopenharmony_ci#define MCFSIM_SWDICR MCFSIM_ICR8 /* Watchdog timer ICR */ 1418c2ecf20Sopenharmony_ci#define MCFSIM_TIMER1ICR MCFSIM_ICR9 /* Timer 1 ICR */ 1428c2ecf20Sopenharmony_ci#define MCFSIM_TIMER2ICR MCFSIM_ICR10 /* Timer 2 ICR */ 1438c2ecf20Sopenharmony_ci#define MCFSIM_I2CICR MCFSIM_ICR11 /* I2C ICR */ 1448c2ecf20Sopenharmony_ci#define MCFSIM_UART1ICR MCFSIM_ICR12 /* UART 1 ICR */ 1458c2ecf20Sopenharmony_ci#define MCFSIM_UART2ICR MCFSIM_ICR13 /* UART 2 ICR */ 1468c2ecf20Sopenharmony_ci#ifdef CONFIG_M5206e 1478c2ecf20Sopenharmony_ci#define MCFSIM_DMA1ICR MCFSIM_ICR14 /* DMA 1 ICR */ 1488c2ecf20Sopenharmony_ci#define MCFSIM_DMA2ICR MCFSIM_ICR15 /* DMA 2 ICR */ 1498c2ecf20Sopenharmony_ci#endif 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci/* 1528c2ecf20Sopenharmony_ci * I2C Controller 1538c2ecf20Sopenharmony_ci*/ 1548c2ecf20Sopenharmony_ci#define MCFI2C_BASE0 (MCF_MBAR + 0x1e0) 1558c2ecf20Sopenharmony_ci#define MCFI2C_SIZE0 0x40 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci/****************************************************************************/ 1588c2ecf20Sopenharmony_ci#endif /* m5206sim_h */ 159