18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/***************************************************************************/ 38c2ecf20Sopenharmony_ci 48c2ecf20Sopenharmony_ci/* 58c2ecf20Sopenharmony_ci * pit.c -- Freescale ColdFire PIT timer. Currently this type of 68c2ecf20Sopenharmony_ci * hardware timer only exists in the Freescale ColdFire 78c2ecf20Sopenharmony_ci * 5270/5271, 5282 and 5208 CPUs. No doubt newer ColdFire 88c2ecf20Sopenharmony_ci * family members will probably use it too. 98c2ecf20Sopenharmony_ci * 108c2ecf20Sopenharmony_ci * Copyright (C) 1999-2008, Greg Ungerer (gerg@snapgear.com) 118c2ecf20Sopenharmony_ci * Copyright (C) 2001-2004, SnapGear Inc. (www.snapgear.com) 128c2ecf20Sopenharmony_ci */ 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci/***************************************************************************/ 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ci#include <linux/kernel.h> 178c2ecf20Sopenharmony_ci#include <linux/sched.h> 188c2ecf20Sopenharmony_ci#include <linux/param.h> 198c2ecf20Sopenharmony_ci#include <linux/init.h> 208c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 218c2ecf20Sopenharmony_ci#include <linux/irq.h> 228c2ecf20Sopenharmony_ci#include <linux/clockchips.h> 238c2ecf20Sopenharmony_ci#include <asm/machdep.h> 248c2ecf20Sopenharmony_ci#include <asm/io.h> 258c2ecf20Sopenharmony_ci#include <asm/coldfire.h> 268c2ecf20Sopenharmony_ci#include <asm/mcfpit.h> 278c2ecf20Sopenharmony_ci#include <asm/mcfsim.h> 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci/***************************************************************************/ 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci/* 328c2ecf20Sopenharmony_ci * By default use timer1 as the system clock timer. 338c2ecf20Sopenharmony_ci */ 348c2ecf20Sopenharmony_ci#define FREQ ((MCF_CLK / 2) / 64) 358c2ecf20Sopenharmony_ci#define TA(a) (MCFPIT_BASE1 + (a)) 368c2ecf20Sopenharmony_ci#define PIT_CYCLES_PER_JIFFY (FREQ / HZ) 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_cistatic u32 pit_cnt; 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci/* 418c2ecf20Sopenharmony_ci * Initialize the PIT timer. 428c2ecf20Sopenharmony_ci * 438c2ecf20Sopenharmony_ci * This is also called after resume to bring the PIT into operation again. 448c2ecf20Sopenharmony_ci */ 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic int cf_pit_set_periodic(struct clock_event_device *evt) 478c2ecf20Sopenharmony_ci{ 488c2ecf20Sopenharmony_ci __raw_writew(MCFPIT_PCSR_DISABLE, TA(MCFPIT_PCSR)); 498c2ecf20Sopenharmony_ci __raw_writew(PIT_CYCLES_PER_JIFFY, TA(MCFPIT_PMR)); 508c2ecf20Sopenharmony_ci __raw_writew(MCFPIT_PCSR_EN | MCFPIT_PCSR_PIE | 518c2ecf20Sopenharmony_ci MCFPIT_PCSR_OVW | MCFPIT_PCSR_RLD | 528c2ecf20Sopenharmony_ci MCFPIT_PCSR_CLK64, TA(MCFPIT_PCSR)); 538c2ecf20Sopenharmony_ci return 0; 548c2ecf20Sopenharmony_ci} 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_cistatic int cf_pit_set_oneshot(struct clock_event_device *evt) 578c2ecf20Sopenharmony_ci{ 588c2ecf20Sopenharmony_ci __raw_writew(MCFPIT_PCSR_DISABLE, TA(MCFPIT_PCSR)); 598c2ecf20Sopenharmony_ci __raw_writew(MCFPIT_PCSR_EN | MCFPIT_PCSR_PIE | 608c2ecf20Sopenharmony_ci MCFPIT_PCSR_OVW | MCFPIT_PCSR_CLK64, TA(MCFPIT_PCSR)); 618c2ecf20Sopenharmony_ci return 0; 628c2ecf20Sopenharmony_ci} 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_cistatic int cf_pit_shutdown(struct clock_event_device *evt) 658c2ecf20Sopenharmony_ci{ 668c2ecf20Sopenharmony_ci __raw_writew(MCFPIT_PCSR_DISABLE, TA(MCFPIT_PCSR)); 678c2ecf20Sopenharmony_ci return 0; 688c2ecf20Sopenharmony_ci} 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci/* 718c2ecf20Sopenharmony_ci * Program the next event in oneshot mode 728c2ecf20Sopenharmony_ci * 738c2ecf20Sopenharmony_ci * Delta is given in PIT ticks 748c2ecf20Sopenharmony_ci */ 758c2ecf20Sopenharmony_cistatic int cf_pit_next_event(unsigned long delta, 768c2ecf20Sopenharmony_ci struct clock_event_device *evt) 778c2ecf20Sopenharmony_ci{ 788c2ecf20Sopenharmony_ci __raw_writew(delta, TA(MCFPIT_PMR)); 798c2ecf20Sopenharmony_ci return 0; 808c2ecf20Sopenharmony_ci} 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_cistruct clock_event_device cf_pit_clockevent = { 838c2ecf20Sopenharmony_ci .name = "pit", 848c2ecf20Sopenharmony_ci .features = CLOCK_EVT_FEAT_PERIODIC | 858c2ecf20Sopenharmony_ci CLOCK_EVT_FEAT_ONESHOT, 868c2ecf20Sopenharmony_ci .set_state_shutdown = cf_pit_shutdown, 878c2ecf20Sopenharmony_ci .set_state_periodic = cf_pit_set_periodic, 888c2ecf20Sopenharmony_ci .set_state_oneshot = cf_pit_set_oneshot, 898c2ecf20Sopenharmony_ci .set_next_event = cf_pit_next_event, 908c2ecf20Sopenharmony_ci .shift = 32, 918c2ecf20Sopenharmony_ci .irq = MCF_IRQ_PIT1, 928c2ecf20Sopenharmony_ci}; 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci/***************************************************************************/ 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_cistatic irqreturn_t pit_tick(int irq, void *dummy) 998c2ecf20Sopenharmony_ci{ 1008c2ecf20Sopenharmony_ci struct clock_event_device *evt = &cf_pit_clockevent; 1018c2ecf20Sopenharmony_ci u16 pcsr; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci /* Reset the ColdFire timer */ 1048c2ecf20Sopenharmony_ci pcsr = __raw_readw(TA(MCFPIT_PCSR)); 1058c2ecf20Sopenharmony_ci __raw_writew(pcsr | MCFPIT_PCSR_PIF, TA(MCFPIT_PCSR)); 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci pit_cnt += PIT_CYCLES_PER_JIFFY; 1088c2ecf20Sopenharmony_ci evt->event_handler(evt); 1098c2ecf20Sopenharmony_ci return IRQ_HANDLED; 1108c2ecf20Sopenharmony_ci} 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci/***************************************************************************/ 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_cistatic u64 pit_read_clk(struct clocksource *cs) 1158c2ecf20Sopenharmony_ci{ 1168c2ecf20Sopenharmony_ci unsigned long flags; 1178c2ecf20Sopenharmony_ci u32 cycles; 1188c2ecf20Sopenharmony_ci u16 pcntr; 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci local_irq_save(flags); 1218c2ecf20Sopenharmony_ci pcntr = __raw_readw(TA(MCFPIT_PCNTR)); 1228c2ecf20Sopenharmony_ci cycles = pit_cnt; 1238c2ecf20Sopenharmony_ci local_irq_restore(flags); 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci return cycles + PIT_CYCLES_PER_JIFFY - pcntr; 1268c2ecf20Sopenharmony_ci} 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci/***************************************************************************/ 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_cistatic struct clocksource pit_clk = { 1318c2ecf20Sopenharmony_ci .name = "pit", 1328c2ecf20Sopenharmony_ci .rating = 100, 1338c2ecf20Sopenharmony_ci .read = pit_read_clk, 1348c2ecf20Sopenharmony_ci .mask = CLOCKSOURCE_MASK(32), 1358c2ecf20Sopenharmony_ci}; 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci/***************************************************************************/ 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_civoid hw_timer_init(irq_handler_t handler) 1408c2ecf20Sopenharmony_ci{ 1418c2ecf20Sopenharmony_ci int ret; 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci cf_pit_clockevent.cpumask = cpumask_of(smp_processor_id()); 1448c2ecf20Sopenharmony_ci cf_pit_clockevent.mult = div_sc(FREQ, NSEC_PER_SEC, 32); 1458c2ecf20Sopenharmony_ci cf_pit_clockevent.max_delta_ns = 1468c2ecf20Sopenharmony_ci clockevent_delta2ns(0xFFFF, &cf_pit_clockevent); 1478c2ecf20Sopenharmony_ci cf_pit_clockevent.max_delta_ticks = 0xFFFF; 1488c2ecf20Sopenharmony_ci cf_pit_clockevent.min_delta_ns = 1498c2ecf20Sopenharmony_ci clockevent_delta2ns(0x3f, &cf_pit_clockevent); 1508c2ecf20Sopenharmony_ci cf_pit_clockevent.min_delta_ticks = 0x3f; 1518c2ecf20Sopenharmony_ci clockevents_register_device(&cf_pit_clockevent); 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci ret = request_irq(MCF_IRQ_PIT1, pit_tick, IRQF_TIMER, "timer", NULL); 1548c2ecf20Sopenharmony_ci if (ret) { 1558c2ecf20Sopenharmony_ci pr_err("Failed to request irq %d (timer): %pe\n", MCF_IRQ_PIT1, 1568c2ecf20Sopenharmony_ci ERR_PTR(ret)); 1578c2ecf20Sopenharmony_ci } 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci clocksource_register_hz(&pit_clk, FREQ); 1608c2ecf20Sopenharmony_ci} 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci/***************************************************************************/ 163