18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Page table support for the Hexagon architecture
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (c) 2010-2011, The Linux Foundation. All rights reserved.
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#ifndef _ASM_PGTABLE_H
98c2ecf20Sopenharmony_ci#define _ASM_PGTABLE_H
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci/*
128c2ecf20Sopenharmony_ci * Page table definitions for Qualcomm Hexagon processor.
138c2ecf20Sopenharmony_ci */
148c2ecf20Sopenharmony_ci#include <asm/page.h>
158c2ecf20Sopenharmony_ci#include <asm-generic/pgtable-nopmd.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci/* A handy thing to have if one has the RAM. Declared in head.S */
188c2ecf20Sopenharmony_ciextern unsigned long empty_zero_page;
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci/*
218c2ecf20Sopenharmony_ci * The PTE model described here is that of the Hexagon Virtual Machine,
228c2ecf20Sopenharmony_ci * which autonomously walks 2-level page tables.  At a lower level, we
238c2ecf20Sopenharmony_ci * also describe the RISCish software-loaded TLB entry structure of
248c2ecf20Sopenharmony_ci * the underlying Hexagon processor. A kernel built to run on the
258c2ecf20Sopenharmony_ci * virtual machine has no need to know about the underlying hardware.
268c2ecf20Sopenharmony_ci */
278c2ecf20Sopenharmony_ci#include <asm/vm_mmu.h>
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci/*
308c2ecf20Sopenharmony_ci * To maximize the comfort level for the PTE manipulation macros,
318c2ecf20Sopenharmony_ci * define the "well known" architecture-specific bits.
328c2ecf20Sopenharmony_ci */
338c2ecf20Sopenharmony_ci#define _PAGE_READ	__HVM_PTE_R
348c2ecf20Sopenharmony_ci#define _PAGE_WRITE	__HVM_PTE_W
358c2ecf20Sopenharmony_ci#define _PAGE_EXECUTE	__HVM_PTE_X
368c2ecf20Sopenharmony_ci#define _PAGE_USER	__HVM_PTE_U
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci/*
398c2ecf20Sopenharmony_ci * We have a total of 4 "soft" bits available in the abstract PTE.
408c2ecf20Sopenharmony_ci * The two mandatory software bits are Dirty and Accessed.
418c2ecf20Sopenharmony_ci * To make nonlinear swap work according to the more recent
428c2ecf20Sopenharmony_ci * model, we want a low order "Present" bit to indicate whether
438c2ecf20Sopenharmony_ci * the PTE describes MMU programming or swap space.
448c2ecf20Sopenharmony_ci */
458c2ecf20Sopenharmony_ci#define _PAGE_PRESENT	(1<<0)
468c2ecf20Sopenharmony_ci#define _PAGE_DIRTY	(1<<1)
478c2ecf20Sopenharmony_ci#define _PAGE_ACCESSED	(1<<2)
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci/*
508c2ecf20Sopenharmony_ci * For now, let's say that Valid and Present are the same thing.
518c2ecf20Sopenharmony_ci * Alternatively, we could say that it's the "or" of R, W, and X
528c2ecf20Sopenharmony_ci * permissions.
538c2ecf20Sopenharmony_ci */
548c2ecf20Sopenharmony_ci#define _PAGE_VALID	_PAGE_PRESENT
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci/*
578c2ecf20Sopenharmony_ci * We're not defining _PAGE_GLOBAL here, since there's no concept
588c2ecf20Sopenharmony_ci * of global pages or ASIDs exposed to the Hexagon Virtual Machine,
598c2ecf20Sopenharmony_ci * and we want to use the same page table structures and macros in
608c2ecf20Sopenharmony_ci * the native kernel as we do in the virtual machine kernel.
618c2ecf20Sopenharmony_ci * So we'll put up with a bit of inefficiency for now...
628c2ecf20Sopenharmony_ci */
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci/*
658c2ecf20Sopenharmony_ci * Top "FOURTH" level (pgd), which for the Hexagon VM is really
668c2ecf20Sopenharmony_ci * only the second from the bottom, pgd and pud both being collapsed.
678c2ecf20Sopenharmony_ci * Each entry represents 4MB of virtual address space, 4K of table
688c2ecf20Sopenharmony_ci * thus maps the full 4GB.
698c2ecf20Sopenharmony_ci */
708c2ecf20Sopenharmony_ci#define PGDIR_SHIFT 22
718c2ecf20Sopenharmony_ci#define PTRS_PER_PGD 1024
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
748c2ecf20Sopenharmony_ci#define PGDIR_MASK (~(PGDIR_SIZE-1))
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci#ifdef CONFIG_PAGE_SIZE_4KB
778c2ecf20Sopenharmony_ci#define PTRS_PER_PTE 1024
788c2ecf20Sopenharmony_ci#endif
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci#ifdef CONFIG_PAGE_SIZE_16KB
818c2ecf20Sopenharmony_ci#define PTRS_PER_PTE 256
828c2ecf20Sopenharmony_ci#endif
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci#ifdef CONFIG_PAGE_SIZE_64KB
858c2ecf20Sopenharmony_ci#define PTRS_PER_PTE 64
868c2ecf20Sopenharmony_ci#endif
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci#ifdef CONFIG_PAGE_SIZE_256KB
898c2ecf20Sopenharmony_ci#define PTRS_PER_PTE 16
908c2ecf20Sopenharmony_ci#endif
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_ci#ifdef CONFIG_PAGE_SIZE_1MB
938c2ecf20Sopenharmony_ci#define PTRS_PER_PTE 4
948c2ecf20Sopenharmony_ci#endif
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci/*  Any bigger and the PTE disappears.  */
978c2ecf20Sopenharmony_ci#define pgd_ERROR(e) \
988c2ecf20Sopenharmony_ci	printk(KERN_ERR "%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__,\
998c2ecf20Sopenharmony_ci		pgd_val(e))
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci/*
1028c2ecf20Sopenharmony_ci * Page Protection Constants. Includes (in this variant) cache attributes.
1038c2ecf20Sopenharmony_ci */
1048c2ecf20Sopenharmony_ciextern unsigned long _dflt_cache_att;
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci#define PAGE_NONE	__pgprot(_PAGE_PRESENT | _PAGE_USER | \
1078c2ecf20Sopenharmony_ci				_dflt_cache_att)
1088c2ecf20Sopenharmony_ci#define PAGE_READONLY	__pgprot(_PAGE_PRESENT | _PAGE_USER | \
1098c2ecf20Sopenharmony_ci				_PAGE_READ | _PAGE_EXECUTE | _dflt_cache_att)
1108c2ecf20Sopenharmony_ci#define PAGE_COPY	PAGE_READONLY
1118c2ecf20Sopenharmony_ci#define PAGE_EXEC	__pgprot(_PAGE_PRESENT | _PAGE_USER | \
1128c2ecf20Sopenharmony_ci				_PAGE_READ | _PAGE_EXECUTE | _dflt_cache_att)
1138c2ecf20Sopenharmony_ci#define PAGE_COPY_EXEC	PAGE_EXEC
1148c2ecf20Sopenharmony_ci#define PAGE_SHARED	__pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_READ | \
1158c2ecf20Sopenharmony_ci				_PAGE_EXECUTE | _PAGE_WRITE | _dflt_cache_att)
1168c2ecf20Sopenharmony_ci#define PAGE_KERNEL	__pgprot(_PAGE_PRESENT | _PAGE_READ | \
1178c2ecf20Sopenharmony_ci				_PAGE_WRITE | _PAGE_EXECUTE | _dflt_cache_att)
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci/*
1218c2ecf20Sopenharmony_ci * Aliases for mapping mmap() protection bits to page protections.
1228c2ecf20Sopenharmony_ci * These get used for static initialization, so using the _dflt_cache_att
1238c2ecf20Sopenharmony_ci * variable for the default cache attribute isn't workable. If the
1248c2ecf20Sopenharmony_ci * default gets changed at boot time, the boot option code has to
1258c2ecf20Sopenharmony_ci * update data structures like the protaction_map[] array.
1268c2ecf20Sopenharmony_ci */
1278c2ecf20Sopenharmony_ci#define CACHEDEF	(CACHE_DEFAULT << 6)
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci/* Private (copy-on-write) page protections. */
1308c2ecf20Sopenharmony_ci#define __P000 __pgprot(_PAGE_PRESENT | _PAGE_USER | CACHEDEF)
1318c2ecf20Sopenharmony_ci#define __P001 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_READ | CACHEDEF)
1328c2ecf20Sopenharmony_ci#define __P010 __P000	/* Write-only copy-on-write */
1338c2ecf20Sopenharmony_ci#define __P011 __P001	/* Read/Write copy-on-write */
1348c2ecf20Sopenharmony_ci#define __P100 __pgprot(_PAGE_PRESENT | _PAGE_USER | \
1358c2ecf20Sopenharmony_ci			_PAGE_EXECUTE | CACHEDEF)
1368c2ecf20Sopenharmony_ci#define __P101 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_EXECUTE | \
1378c2ecf20Sopenharmony_ci			_PAGE_READ | CACHEDEF)
1388c2ecf20Sopenharmony_ci#define __P110 __P100	/* Write/execute copy-on-write */
1398c2ecf20Sopenharmony_ci#define __P111 __P101	/* Read/Write/Execute, copy-on-write */
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ci/* Shared page protections. */
1428c2ecf20Sopenharmony_ci#define __S000 __P000
1438c2ecf20Sopenharmony_ci#define __S001 __P001
1448c2ecf20Sopenharmony_ci#define __S010 __pgprot(_PAGE_PRESENT | _PAGE_USER | \
1458c2ecf20Sopenharmony_ci			_PAGE_WRITE | CACHEDEF)
1468c2ecf20Sopenharmony_ci#define __S011 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_READ | \
1478c2ecf20Sopenharmony_ci			_PAGE_WRITE | CACHEDEF)
1488c2ecf20Sopenharmony_ci#define __S100 __pgprot(_PAGE_PRESENT | _PAGE_USER | \
1498c2ecf20Sopenharmony_ci			_PAGE_EXECUTE | CACHEDEF)
1508c2ecf20Sopenharmony_ci#define __S101 __P101
1518c2ecf20Sopenharmony_ci#define __S110 __pgprot(_PAGE_PRESENT | _PAGE_USER | \
1528c2ecf20Sopenharmony_ci			_PAGE_EXECUTE | _PAGE_WRITE | CACHEDEF)
1538c2ecf20Sopenharmony_ci#define __S111 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_READ | \
1548c2ecf20Sopenharmony_ci			_PAGE_EXECUTE | _PAGE_WRITE | CACHEDEF)
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ciextern pgd_t swapper_pg_dir[PTRS_PER_PGD];  /* located in head.S */
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci/* Seems to be zero even in architectures where the zero page is firewalled? */
1598c2ecf20Sopenharmony_ci#define FIRST_USER_ADDRESS 0UL
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci/*  HUGETLB not working currently  */
1628c2ecf20Sopenharmony_ci#ifdef CONFIG_HUGETLB_PAGE
1638c2ecf20Sopenharmony_ci#define pte_mkhuge(pte) __pte((pte_val(pte) & ~0x3) | HVM_HUGEPAGE_SIZE)
1648c2ecf20Sopenharmony_ci#endif
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci/*
1678c2ecf20Sopenharmony_ci * For now, assume that higher-level code will do TLB/MMU invalidations
1688c2ecf20Sopenharmony_ci * and don't insert that overhead into this low-level function.
1698c2ecf20Sopenharmony_ci */
1708c2ecf20Sopenharmony_ciextern void sync_icache_dcache(pte_t pte);
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_ci#define pte_present_exec_user(pte) \
1738c2ecf20Sopenharmony_ci	((pte_val(pte) & (_PAGE_EXECUTE | _PAGE_USER)) == \
1748c2ecf20Sopenharmony_ci	(_PAGE_EXECUTE | _PAGE_USER))
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_cistatic inline void set_pte(pte_t *ptep, pte_t pteval)
1778c2ecf20Sopenharmony_ci{
1788c2ecf20Sopenharmony_ci	/*  should really be using pte_exec, if it weren't declared later. */
1798c2ecf20Sopenharmony_ci	if (pte_present_exec_user(pteval))
1808c2ecf20Sopenharmony_ci		sync_icache_dcache(pteval);
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci	*ptep = pteval;
1838c2ecf20Sopenharmony_ci}
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci/*
1868c2ecf20Sopenharmony_ci * For the Hexagon Virtual Machine MMU (or its emulation), a null/invalid
1878c2ecf20Sopenharmony_ci * L1 PTE (PMD/PGD) has 7 in the least significant bits. For the L2 PTE
1888c2ecf20Sopenharmony_ci * (Linux PTE), the key is to have bits 11..9 all zero.  We'd use 0x7
1898c2ecf20Sopenharmony_ci * as a universal null entry, but some of those least significant bits
1908c2ecf20Sopenharmony_ci * are interpreted by software.
1918c2ecf20Sopenharmony_ci */
1928c2ecf20Sopenharmony_ci#define _NULL_PMD	0x7
1938c2ecf20Sopenharmony_ci#define _NULL_PTE	0x0
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_cistatic inline void pmd_clear(pmd_t *pmd_entry_ptr)
1968c2ecf20Sopenharmony_ci{
1978c2ecf20Sopenharmony_ci	 pmd_val(*pmd_entry_ptr) = _NULL_PMD;
1988c2ecf20Sopenharmony_ci}
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ci/*
2018c2ecf20Sopenharmony_ci * Conveniently, a null PTE value is invalid.
2028c2ecf20Sopenharmony_ci */
2038c2ecf20Sopenharmony_cistatic inline void pte_clear(struct mm_struct *mm, unsigned long addr,
2048c2ecf20Sopenharmony_ci				pte_t *ptep)
2058c2ecf20Sopenharmony_ci{
2068c2ecf20Sopenharmony_ci	pte_val(*ptep) = _NULL_PTE;
2078c2ecf20Sopenharmony_ci}
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci/**
2108c2ecf20Sopenharmony_ci * pmd_none - check if pmd_entry is mapped
2118c2ecf20Sopenharmony_ci * @pmd_entry:  pmd entry
2128c2ecf20Sopenharmony_ci *
2138c2ecf20Sopenharmony_ci * MIPS checks it against that "invalid pte table" thing.
2148c2ecf20Sopenharmony_ci */
2158c2ecf20Sopenharmony_cistatic inline int pmd_none(pmd_t pmd)
2168c2ecf20Sopenharmony_ci{
2178c2ecf20Sopenharmony_ci	return pmd_val(pmd) == _NULL_PMD;
2188c2ecf20Sopenharmony_ci}
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci/**
2218c2ecf20Sopenharmony_ci * pmd_present - is there a page table behind this?
2228c2ecf20Sopenharmony_ci * Essentially the inverse of pmd_none.  We maybe
2238c2ecf20Sopenharmony_ci * save an inline instruction by defining it this
2248c2ecf20Sopenharmony_ci * way, instead of simply "!pmd_none".
2258c2ecf20Sopenharmony_ci */
2268c2ecf20Sopenharmony_cistatic inline int pmd_present(pmd_t pmd)
2278c2ecf20Sopenharmony_ci{
2288c2ecf20Sopenharmony_ci	return pmd_val(pmd) != (unsigned long)_NULL_PMD;
2298c2ecf20Sopenharmony_ci}
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_ci/**
2328c2ecf20Sopenharmony_ci * pmd_bad - check if a PMD entry is "bad". That might mean swapped out.
2338c2ecf20Sopenharmony_ci * As we have no known cause of badness, it's null, as it is for many
2348c2ecf20Sopenharmony_ci * architectures.
2358c2ecf20Sopenharmony_ci */
2368c2ecf20Sopenharmony_cistatic inline int pmd_bad(pmd_t pmd)
2378c2ecf20Sopenharmony_ci{
2388c2ecf20Sopenharmony_ci	return 0;
2398c2ecf20Sopenharmony_ci}
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci/*
2428c2ecf20Sopenharmony_ci * pmd_page - converts a PMD entry to a page pointer
2438c2ecf20Sopenharmony_ci */
2448c2ecf20Sopenharmony_ci#define pmd_page(pmd)  (pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT))
2458c2ecf20Sopenharmony_ci#define pmd_pgtable(pmd) pmd_page(pmd)
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci/**
2488c2ecf20Sopenharmony_ci * pte_none - check if pte is mapped
2498c2ecf20Sopenharmony_ci * @pte: pte_t entry
2508c2ecf20Sopenharmony_ci */
2518c2ecf20Sopenharmony_cistatic inline int pte_none(pte_t pte)
2528c2ecf20Sopenharmony_ci{
2538c2ecf20Sopenharmony_ci	return pte_val(pte) == _NULL_PTE;
2548c2ecf20Sopenharmony_ci};
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_ci/*
2578c2ecf20Sopenharmony_ci * pte_present - check if page is present
2588c2ecf20Sopenharmony_ci */
2598c2ecf20Sopenharmony_cistatic inline int pte_present(pte_t pte)
2608c2ecf20Sopenharmony_ci{
2618c2ecf20Sopenharmony_ci	return pte_val(pte) & _PAGE_PRESENT;
2628c2ecf20Sopenharmony_ci}
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci/* mk_pte - make a PTE out of a page pointer and protection bits */
2658c2ecf20Sopenharmony_ci#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_ci/* pte_page - returns a page (frame pointer/descriptor?) based on a PTE */
2688c2ecf20Sopenharmony_ci#define pte_page(x) pfn_to_page(pte_pfn(x))
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_ci/* pte_mkold - mark PTE as not recently accessed */
2718c2ecf20Sopenharmony_cistatic inline pte_t pte_mkold(pte_t pte)
2728c2ecf20Sopenharmony_ci{
2738c2ecf20Sopenharmony_ci	pte_val(pte) &= ~_PAGE_ACCESSED;
2748c2ecf20Sopenharmony_ci	return pte;
2758c2ecf20Sopenharmony_ci}
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci/* pte_mkyoung - mark PTE as recently accessed */
2788c2ecf20Sopenharmony_cistatic inline pte_t pte_mkyoung(pte_t pte)
2798c2ecf20Sopenharmony_ci{
2808c2ecf20Sopenharmony_ci	pte_val(pte) |= _PAGE_ACCESSED;
2818c2ecf20Sopenharmony_ci	return pte;
2828c2ecf20Sopenharmony_ci}
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_ci/* pte_mkclean - mark page as in sync with backing store */
2858c2ecf20Sopenharmony_cistatic inline pte_t pte_mkclean(pte_t pte)
2868c2ecf20Sopenharmony_ci{
2878c2ecf20Sopenharmony_ci	pte_val(pte) &= ~_PAGE_DIRTY;
2888c2ecf20Sopenharmony_ci	return pte;
2898c2ecf20Sopenharmony_ci}
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_ci/* pte_mkdirty - mark page as modified */
2928c2ecf20Sopenharmony_cistatic inline pte_t pte_mkdirty(pte_t pte)
2938c2ecf20Sopenharmony_ci{
2948c2ecf20Sopenharmony_ci	pte_val(pte) |= _PAGE_DIRTY;
2958c2ecf20Sopenharmony_ci	return pte;
2968c2ecf20Sopenharmony_ci}
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_ci/* pte_young - "is PTE marked as accessed"? */
2998c2ecf20Sopenharmony_cistatic inline int pte_young(pte_t pte)
3008c2ecf20Sopenharmony_ci{
3018c2ecf20Sopenharmony_ci	return pte_val(pte) & _PAGE_ACCESSED;
3028c2ecf20Sopenharmony_ci}
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci/* pte_dirty - "is PTE dirty?" */
3058c2ecf20Sopenharmony_cistatic inline int pte_dirty(pte_t pte)
3068c2ecf20Sopenharmony_ci{
3078c2ecf20Sopenharmony_ci	return pte_val(pte) & _PAGE_DIRTY;
3088c2ecf20Sopenharmony_ci}
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_ci/* pte_modify - set protection bits on PTE */
3118c2ecf20Sopenharmony_cistatic inline pte_t pte_modify(pte_t pte, pgprot_t prot)
3128c2ecf20Sopenharmony_ci{
3138c2ecf20Sopenharmony_ci	pte_val(pte) &= PAGE_MASK;
3148c2ecf20Sopenharmony_ci	pte_val(pte) |= pgprot_val(prot);
3158c2ecf20Sopenharmony_ci	return pte;
3168c2ecf20Sopenharmony_ci}
3178c2ecf20Sopenharmony_ci
3188c2ecf20Sopenharmony_ci/* pte_wrprotect - mark page as not writable */
3198c2ecf20Sopenharmony_cistatic inline pte_t pte_wrprotect(pte_t pte)
3208c2ecf20Sopenharmony_ci{
3218c2ecf20Sopenharmony_ci	pte_val(pte) &= ~_PAGE_WRITE;
3228c2ecf20Sopenharmony_ci	return pte;
3238c2ecf20Sopenharmony_ci}
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci/* pte_mkwrite - mark page as writable */
3268c2ecf20Sopenharmony_cistatic inline pte_t pte_mkwrite(pte_t pte)
3278c2ecf20Sopenharmony_ci{
3288c2ecf20Sopenharmony_ci	pte_val(pte) |= _PAGE_WRITE;
3298c2ecf20Sopenharmony_ci	return pte;
3308c2ecf20Sopenharmony_ci}
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_ci/* pte_mkexec - mark PTE as executable */
3338c2ecf20Sopenharmony_cistatic inline pte_t pte_mkexec(pte_t pte)
3348c2ecf20Sopenharmony_ci{
3358c2ecf20Sopenharmony_ci	pte_val(pte) |= _PAGE_EXECUTE;
3368c2ecf20Sopenharmony_ci	return pte;
3378c2ecf20Sopenharmony_ci}
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_ci/* pte_read - "is PTE marked as readable?" */
3408c2ecf20Sopenharmony_cistatic inline int pte_read(pte_t pte)
3418c2ecf20Sopenharmony_ci{
3428c2ecf20Sopenharmony_ci	return pte_val(pte) & _PAGE_READ;
3438c2ecf20Sopenharmony_ci}
3448c2ecf20Sopenharmony_ci
3458c2ecf20Sopenharmony_ci/* pte_write - "is PTE marked as writable?" */
3468c2ecf20Sopenharmony_cistatic inline int pte_write(pte_t pte)
3478c2ecf20Sopenharmony_ci{
3488c2ecf20Sopenharmony_ci	return pte_val(pte) & _PAGE_WRITE;
3498c2ecf20Sopenharmony_ci}
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_ci
3528c2ecf20Sopenharmony_ci/* pte_exec - "is PTE marked as executable?" */
3538c2ecf20Sopenharmony_cistatic inline int pte_exec(pte_t pte)
3548c2ecf20Sopenharmony_ci{
3558c2ecf20Sopenharmony_ci	return pte_val(pte) & _PAGE_EXECUTE;
3568c2ecf20Sopenharmony_ci}
3578c2ecf20Sopenharmony_ci
3588c2ecf20Sopenharmony_ci/* __pte_to_swp_entry - extract swap entry from PTE */
3598c2ecf20Sopenharmony_ci#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_ci/* __swp_entry_to_pte - extract PTE from swap entry */
3628c2ecf20Sopenharmony_ci#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
3638c2ecf20Sopenharmony_ci
3648c2ecf20Sopenharmony_ci/* pfn_pte - convert page number and protection value to page table entry */
3658c2ecf20Sopenharmony_ci#define pfn_pte(pfn, pgprot) __pte((pfn << PAGE_SHIFT) | pgprot_val(pgprot))
3668c2ecf20Sopenharmony_ci
3678c2ecf20Sopenharmony_ci/* pte_pfn - convert pte to page frame number */
3688c2ecf20Sopenharmony_ci#define pte_pfn(pte) (pte_val(pte) >> PAGE_SHIFT)
3698c2ecf20Sopenharmony_ci#define set_pmd(pmdptr, pmdval) (*(pmdptr) = (pmdval))
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci/*
3728c2ecf20Sopenharmony_ci * set_pte_at - update page table and do whatever magic may be
3738c2ecf20Sopenharmony_ci * necessary to make the underlying hardware/firmware take note.
3748c2ecf20Sopenharmony_ci *
3758c2ecf20Sopenharmony_ci * VM may require a virtual instruction to alert the MMU.
3768c2ecf20Sopenharmony_ci */
3778c2ecf20Sopenharmony_ci#define set_pte_at(mm, addr, ptep, pte) set_pte(ptep, pte)
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_cistatic inline unsigned long pmd_page_vaddr(pmd_t pmd)
3808c2ecf20Sopenharmony_ci{
3818c2ecf20Sopenharmony_ci	return (unsigned long)__va(pmd_val(pmd) & PAGE_MASK);
3828c2ecf20Sopenharmony_ci}
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_ci/* ZERO_PAGE - returns the globally shared zero page */
3858c2ecf20Sopenharmony_ci#define ZERO_PAGE(vaddr) (virt_to_page(&empty_zero_page))
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_ci/*
3888c2ecf20Sopenharmony_ci * Swap/file PTE definitions.  If _PAGE_PRESENT is zero, the rest of the PTE is
3898c2ecf20Sopenharmony_ci * interpreted as swap information.  The remaining free bits are interpreted as
3908c2ecf20Sopenharmony_ci * swap type/offset tuple.  Rather than have the TLB fill handler test
3918c2ecf20Sopenharmony_ci * _PAGE_PRESENT, we're going to reserve the permissions bits and set them to
3928c2ecf20Sopenharmony_ci * all zeros for swap entries, which speeds up the miss handler at the cost of
3938c2ecf20Sopenharmony_ci * 3 bits of offset.  That trade-off can be revisited if necessary, but Hexagon
3948c2ecf20Sopenharmony_ci * processor architecture and target applications suggest a lot of TLB misses
3958c2ecf20Sopenharmony_ci * and not much swap space.
3968c2ecf20Sopenharmony_ci *
3978c2ecf20Sopenharmony_ci * Format of swap PTE:
3988c2ecf20Sopenharmony_ci *	bit	0:	Present (zero)
3998c2ecf20Sopenharmony_ci *	bits	1-5:	swap type (arch independent layer uses 5 bits max)
4008c2ecf20Sopenharmony_ci *	bits	6-9:	bits 3:0 of offset
4018c2ecf20Sopenharmony_ci *	bits	10-12:	effectively _PAGE_PROTNONE (all zero)
4028c2ecf20Sopenharmony_ci *	bits	13-31:  bits 22:4 of swap offset
4038c2ecf20Sopenharmony_ci *
4048c2ecf20Sopenharmony_ci * The split offset makes some of the following macros a little gnarly,
4058c2ecf20Sopenharmony_ci * but there's plenty of precedent for this sort of thing.
4068c2ecf20Sopenharmony_ci */
4078c2ecf20Sopenharmony_ci
4088c2ecf20Sopenharmony_ci/* Used for swap PTEs */
4098c2ecf20Sopenharmony_ci#define __swp_type(swp_pte)		(((swp_pte).val >> 1) & 0x1f)
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci#define __swp_offset(swp_pte) \
4128c2ecf20Sopenharmony_ci	((((swp_pte).val >> 6) & 0xf) | (((swp_pte).val >> 9) & 0x7ffff0))
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci#define __swp_entry(type, offset) \
4158c2ecf20Sopenharmony_ci	((swp_entry_t)	{ \
4168c2ecf20Sopenharmony_ci		((type << 1) | \
4178c2ecf20Sopenharmony_ci		 ((offset & 0x7ffff0) << 9) | ((offset & 0xf) << 6)) })
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci#endif
420