18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Hyp portion of the (not much of an) Emulation layer for 32bit guests.
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2012,2013 - ARM Ltd
68c2ecf20Sopenharmony_ci * Author: Marc Zyngier <marc.zyngier@arm.com>
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * based on arch/arm/kvm/emulate.c
98c2ecf20Sopenharmony_ci * Copyright (C) 2012 - Virtual Open Systems and Columbia University
108c2ecf20Sopenharmony_ci * Author: Christoffer Dall <c.dall@virtualopensystems.com>
118c2ecf20Sopenharmony_ci */
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <linux/kvm_host.h>
148c2ecf20Sopenharmony_ci#include <asm/kvm_emulate.h>
158c2ecf20Sopenharmony_ci#include <asm/kvm_hyp.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci/*
188c2ecf20Sopenharmony_ci * stolen from arch/arm/kernel/opcodes.c
198c2ecf20Sopenharmony_ci *
208c2ecf20Sopenharmony_ci * condition code lookup table
218c2ecf20Sopenharmony_ci * index into the table is test code: EQ, NE, ... LT, GT, AL, NV
228c2ecf20Sopenharmony_ci *
238c2ecf20Sopenharmony_ci * bit position in short is condition code: NZCV
248c2ecf20Sopenharmony_ci */
258c2ecf20Sopenharmony_cistatic const unsigned short cc_map[16] = {
268c2ecf20Sopenharmony_ci	0xF0F0,			/* EQ == Z set            */
278c2ecf20Sopenharmony_ci	0x0F0F,			/* NE                     */
288c2ecf20Sopenharmony_ci	0xCCCC,			/* CS == C set            */
298c2ecf20Sopenharmony_ci	0x3333,			/* CC                     */
308c2ecf20Sopenharmony_ci	0xFF00,			/* MI == N set            */
318c2ecf20Sopenharmony_ci	0x00FF,			/* PL                     */
328c2ecf20Sopenharmony_ci	0xAAAA,			/* VS == V set            */
338c2ecf20Sopenharmony_ci	0x5555,			/* VC                     */
348c2ecf20Sopenharmony_ci	0x0C0C,			/* HI == C set && Z clear */
358c2ecf20Sopenharmony_ci	0xF3F3,			/* LS == C clear || Z set */
368c2ecf20Sopenharmony_ci	0xAA55,			/* GE == (N==V)           */
378c2ecf20Sopenharmony_ci	0x55AA,			/* LT == (N!=V)           */
388c2ecf20Sopenharmony_ci	0x0A05,			/* GT == (!Z && (N==V))   */
398c2ecf20Sopenharmony_ci	0xF5FA,			/* LE == (Z || (N!=V))    */
408c2ecf20Sopenharmony_ci	0xFFFF,			/* AL always              */
418c2ecf20Sopenharmony_ci	0			/* NV                     */
428c2ecf20Sopenharmony_ci};
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci/*
458c2ecf20Sopenharmony_ci * Check if a trapped instruction should have been executed or not.
468c2ecf20Sopenharmony_ci */
478c2ecf20Sopenharmony_cibool kvm_condition_valid32(const struct kvm_vcpu *vcpu)
488c2ecf20Sopenharmony_ci{
498c2ecf20Sopenharmony_ci	unsigned long cpsr;
508c2ecf20Sopenharmony_ci	u32 cpsr_cond;
518c2ecf20Sopenharmony_ci	int cond;
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci	/* Top two bits non-zero?  Unconditional. */
548c2ecf20Sopenharmony_ci	if (kvm_vcpu_get_esr(vcpu) >> 30)
558c2ecf20Sopenharmony_ci		return true;
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci	/* Is condition field valid? */
588c2ecf20Sopenharmony_ci	cond = kvm_vcpu_get_condition(vcpu);
598c2ecf20Sopenharmony_ci	if (cond == 0xE)
608c2ecf20Sopenharmony_ci		return true;
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci	cpsr = *vcpu_cpsr(vcpu);
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci	if (cond < 0) {
658c2ecf20Sopenharmony_ci		/* This can happen in Thumb mode: examine IT state. */
668c2ecf20Sopenharmony_ci		unsigned long it;
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_ci		it = ((cpsr >> 8) & 0xFC) | ((cpsr >> 25) & 0x3);
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci		/* it == 0 => unconditional. */
718c2ecf20Sopenharmony_ci		if (it == 0)
728c2ecf20Sopenharmony_ci			return true;
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci		/* The cond for this insn works out as the top 4 bits. */
758c2ecf20Sopenharmony_ci		cond = (it >> 4);
768c2ecf20Sopenharmony_ci	}
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci	cpsr_cond = cpsr >> 28;
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	if (!((cc_map[cond] >> cpsr_cond) & 1))
818c2ecf20Sopenharmony_ci		return false;
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	return true;
848c2ecf20Sopenharmony_ci}
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci/**
878c2ecf20Sopenharmony_ci * adjust_itstate - adjust ITSTATE when emulating instructions in IT-block
888c2ecf20Sopenharmony_ci * @vcpu:	The VCPU pointer
898c2ecf20Sopenharmony_ci *
908c2ecf20Sopenharmony_ci * When exceptions occur while instructions are executed in Thumb IF-THEN
918c2ecf20Sopenharmony_ci * blocks, the ITSTATE field of the CPSR is not advanced (updated), so we have
928c2ecf20Sopenharmony_ci * to do this little bit of work manually. The fields map like this:
938c2ecf20Sopenharmony_ci *
948c2ecf20Sopenharmony_ci * IT[7:0] -> CPSR[26:25],CPSR[15:10]
958c2ecf20Sopenharmony_ci */
968c2ecf20Sopenharmony_cistatic void kvm_adjust_itstate(struct kvm_vcpu *vcpu)
978c2ecf20Sopenharmony_ci{
988c2ecf20Sopenharmony_ci	unsigned long itbits, cond;
998c2ecf20Sopenharmony_ci	unsigned long cpsr = *vcpu_cpsr(vcpu);
1008c2ecf20Sopenharmony_ci	bool is_arm = !(cpsr & PSR_AA32_T_BIT);
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	if (is_arm || !(cpsr & PSR_AA32_IT_MASK))
1038c2ecf20Sopenharmony_ci		return;
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	cond = (cpsr & 0xe000) >> 13;
1068c2ecf20Sopenharmony_ci	itbits = (cpsr & 0x1c00) >> (10 - 2);
1078c2ecf20Sopenharmony_ci	itbits |= (cpsr & (0x3 << 25)) >> 25;
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	/* Perform ITAdvance (see page A2-52 in ARM DDI 0406C) */
1108c2ecf20Sopenharmony_ci	if ((itbits & 0x7) == 0)
1118c2ecf20Sopenharmony_ci		itbits = cond = 0;
1128c2ecf20Sopenharmony_ci	else
1138c2ecf20Sopenharmony_ci		itbits = (itbits << 1) & 0x1f;
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_ci	cpsr &= ~PSR_AA32_IT_MASK;
1168c2ecf20Sopenharmony_ci	cpsr |= cond << 13;
1178c2ecf20Sopenharmony_ci	cpsr |= (itbits & 0x1c) << (10 - 2);
1188c2ecf20Sopenharmony_ci	cpsr |= (itbits & 0x3) << 25;
1198c2ecf20Sopenharmony_ci	*vcpu_cpsr(vcpu) = cpsr;
1208c2ecf20Sopenharmony_ci}
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_ci/**
1238c2ecf20Sopenharmony_ci * kvm_skip_instr - skip a trapped instruction and proceed to the next
1248c2ecf20Sopenharmony_ci * @vcpu: The vcpu pointer
1258c2ecf20Sopenharmony_ci */
1268c2ecf20Sopenharmony_civoid kvm_skip_instr32(struct kvm_vcpu *vcpu, bool is_wide_instr)
1278c2ecf20Sopenharmony_ci{
1288c2ecf20Sopenharmony_ci	u32 pc = *vcpu_pc(vcpu);
1298c2ecf20Sopenharmony_ci	bool is_thumb;
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci	is_thumb = !!(*vcpu_cpsr(vcpu) & PSR_AA32_T_BIT);
1328c2ecf20Sopenharmony_ci	if (is_thumb && !is_wide_instr)
1338c2ecf20Sopenharmony_ci		pc += 2;
1348c2ecf20Sopenharmony_ci	else
1358c2ecf20Sopenharmony_ci		pc += 4;
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci	*vcpu_pc(vcpu) = pc;
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	kvm_adjust_itstate(vcpu);
1408c2ecf20Sopenharmony_ci}
141