18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Realtek RTD1395 SoC family 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (c) 2019 Andreas Färber 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci/memreserve/ 0x0000000000000000 0x000000000002f000; 98c2ecf20Sopenharmony_ci/memreserve/ 0x000000000002f000 0x00000000000d1000; 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 128c2ecf20Sopenharmony_ci#include <dt-bindings/reset/realtek,rtd1295.h> 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci/ { 158c2ecf20Sopenharmony_ci interrupt-parent = <&gic>; 168c2ecf20Sopenharmony_ci #address-cells = <1>; 178c2ecf20Sopenharmony_ci #size-cells = <1>; 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci reserved-memory { 208c2ecf20Sopenharmony_ci #address-cells = <1>; 218c2ecf20Sopenharmony_ci #size-cells = <1>; 228c2ecf20Sopenharmony_ci ranges; 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci rpc_comm: rpc@2f000 { 258c2ecf20Sopenharmony_ci reg = <0x2f000 0x1000>; 268c2ecf20Sopenharmony_ci }; 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci rpc_ringbuf: rpc@1ffe000 { 298c2ecf20Sopenharmony_ci reg = <0x1ffe000 0x4000>; 308c2ecf20Sopenharmony_ci }; 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci tee: tee@10100000 { 338c2ecf20Sopenharmony_ci reg = <0x10100000 0xf00000>; 348c2ecf20Sopenharmony_ci no-map; 358c2ecf20Sopenharmony_ci }; 368c2ecf20Sopenharmony_ci }; 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci arm_pmu: arm-pmu { 398c2ecf20Sopenharmony_ci compatible = "arm,cortex-a53-pmu"; 408c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 418c2ecf20Sopenharmony_ci }; 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci osc27M: osc { 448c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 458c2ecf20Sopenharmony_ci clock-frequency = <27000000>; 468c2ecf20Sopenharmony_ci #clock-cells = <0>; 478c2ecf20Sopenharmony_ci clock-output-names = "osc27M"; 488c2ecf20Sopenharmony_ci }; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci soc { 518c2ecf20Sopenharmony_ci compatible = "simple-bus"; 528c2ecf20Sopenharmony_ci #address-cells = <1>; 538c2ecf20Sopenharmony_ci #size-cells = <1>; 548c2ecf20Sopenharmony_ci ranges = <0x00000000 0x00000000 0x0001f000>, /* boot ROM */ 558c2ecf20Sopenharmony_ci <0x98000000 0x98000000 0x68000000>; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci rbus: bus@98000000 { 588c2ecf20Sopenharmony_ci compatible = "simple-bus"; 598c2ecf20Sopenharmony_ci reg = <0x98000000 0x200000>; 608c2ecf20Sopenharmony_ci #address-cells = <1>; 618c2ecf20Sopenharmony_ci #size-cells = <1>; 628c2ecf20Sopenharmony_ci ranges = <0x0 0x98000000 0x200000>; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci crt: syscon@0 { 658c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 668c2ecf20Sopenharmony_ci reg = <0x0 0x1000>; 678c2ecf20Sopenharmony_ci reg-io-width = <4>; 688c2ecf20Sopenharmony_ci #address-cells = <1>; 698c2ecf20Sopenharmony_ci #size-cells = <1>; 708c2ecf20Sopenharmony_ci ranges = <0x0 0x0 0x1000>; 718c2ecf20Sopenharmony_ci }; 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci iso: syscon@7000 { 748c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 758c2ecf20Sopenharmony_ci reg = <0x7000 0x1000>; 768c2ecf20Sopenharmony_ci reg-io-width = <4>; 778c2ecf20Sopenharmony_ci #address-cells = <1>; 788c2ecf20Sopenharmony_ci #size-cells = <1>; 798c2ecf20Sopenharmony_ci ranges = <0x0 0x7000 0x1000>; 808c2ecf20Sopenharmony_ci }; 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci sb2: syscon@1a000 { 838c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 848c2ecf20Sopenharmony_ci reg = <0x1a000 0x1000>; 858c2ecf20Sopenharmony_ci reg-io-width = <4>; 868c2ecf20Sopenharmony_ci #address-cells = <1>; 878c2ecf20Sopenharmony_ci #size-cells = <1>; 888c2ecf20Sopenharmony_ci ranges = <0x0 0x1a000 0x1000>; 898c2ecf20Sopenharmony_ci }; 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci misc: syscon@1b000 { 928c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 938c2ecf20Sopenharmony_ci reg = <0x1b000 0x1000>; 948c2ecf20Sopenharmony_ci reg-io-width = <4>; 958c2ecf20Sopenharmony_ci #address-cells = <1>; 968c2ecf20Sopenharmony_ci #size-cells = <1>; 978c2ecf20Sopenharmony_ci ranges = <0x0 0x1b000 0x1000>; 988c2ecf20Sopenharmony_ci }; 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci scpu_wrapper: syscon@1d000 { 1018c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 1028c2ecf20Sopenharmony_ci reg = <0x1d000 0x2000>; 1038c2ecf20Sopenharmony_ci reg-io-width = <4>; 1048c2ecf20Sopenharmony_ci #address-cells = <1>; 1058c2ecf20Sopenharmony_ci #size-cells = <1>; 1068c2ecf20Sopenharmony_ci ranges = <0x0 0x1d000 0x2000>; 1078c2ecf20Sopenharmony_ci }; 1088c2ecf20Sopenharmony_ci }; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci gic: interrupt-controller@ff011000 { 1118c2ecf20Sopenharmony_ci compatible = "arm,gic-400"; 1128c2ecf20Sopenharmony_ci reg = <0xff011000 0x1000>, 1138c2ecf20Sopenharmony_ci <0xff012000 0x2000>, 1148c2ecf20Sopenharmony_ci <0xff014000 0x2000>, 1158c2ecf20Sopenharmony_ci <0xff016000 0x2000>; 1168c2ecf20Sopenharmony_ci interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 1178c2ecf20Sopenharmony_ci interrupt-controller; 1188c2ecf20Sopenharmony_ci #interrupt-cells = <3>; 1198c2ecf20Sopenharmony_ci }; 1208c2ecf20Sopenharmony_ci }; 1218c2ecf20Sopenharmony_ci}; 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci&crt { 1248c2ecf20Sopenharmony_ci reset1: reset-controller@0 { 1258c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1268c2ecf20Sopenharmony_ci reg = <0x0 0x4>; 1278c2ecf20Sopenharmony_ci #reset-cells = <1>; 1288c2ecf20Sopenharmony_ci }; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci reset2: reset-controller@4 { 1318c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1328c2ecf20Sopenharmony_ci reg = <0x4 0x4>; 1338c2ecf20Sopenharmony_ci #reset-cells = <1>; 1348c2ecf20Sopenharmony_ci }; 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci reset3: reset-controller@8 { 1378c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1388c2ecf20Sopenharmony_ci reg = <0x8 0x4>; 1398c2ecf20Sopenharmony_ci #reset-cells = <1>; 1408c2ecf20Sopenharmony_ci }; 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci reset4: reset-controller@50 { 1438c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1448c2ecf20Sopenharmony_ci reg = <0x50 0x4>; 1458c2ecf20Sopenharmony_ci #reset-cells = <1>; 1468c2ecf20Sopenharmony_ci }; 1478c2ecf20Sopenharmony_ci}; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci&iso { 1508c2ecf20Sopenharmony_ci iso_reset: reset-controller@88 { 1518c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1528c2ecf20Sopenharmony_ci reg = <0x88 0x4>; 1538c2ecf20Sopenharmony_ci #reset-cells = <1>; 1548c2ecf20Sopenharmony_ci }; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci wdt: watchdog@680 { 1578c2ecf20Sopenharmony_ci compatible = "realtek,rtd1295-watchdog"; 1588c2ecf20Sopenharmony_ci reg = <0x680 0x100>; 1598c2ecf20Sopenharmony_ci clocks = <&osc27M>; 1608c2ecf20Sopenharmony_ci }; 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci uart0: serial@800 { 1638c2ecf20Sopenharmony_ci compatible = "snps,dw-apb-uart"; 1648c2ecf20Sopenharmony_ci reg = <0x800 0x400>; 1658c2ecf20Sopenharmony_ci reg-shift = <2>; 1668c2ecf20Sopenharmony_ci reg-io-width = <4>; 1678c2ecf20Sopenharmony_ci clock-frequency = <27000000>; 1688c2ecf20Sopenharmony_ci resets = <&iso_reset RTD1295_ISO_RSTN_UR0>; 1698c2ecf20Sopenharmony_ci status = "disabled"; 1708c2ecf20Sopenharmony_ci }; 1718c2ecf20Sopenharmony_ci}; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci&misc { 1748c2ecf20Sopenharmony_ci uart1: serial@200 { 1758c2ecf20Sopenharmony_ci compatible = "snps,dw-apb-uart"; 1768c2ecf20Sopenharmony_ci reg = <0x200 0x100>; 1778c2ecf20Sopenharmony_ci reg-shift = <2>; 1788c2ecf20Sopenharmony_ci reg-io-width = <4>; 1798c2ecf20Sopenharmony_ci clock-frequency = <432000000>; 1808c2ecf20Sopenharmony_ci resets = <&reset2 RTD1295_RSTN_UR1>; 1818c2ecf20Sopenharmony_ci status = "disabled"; 1828c2ecf20Sopenharmony_ci }; 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci uart2: serial@400 { 1858c2ecf20Sopenharmony_ci compatible = "snps,dw-apb-uart"; 1868c2ecf20Sopenharmony_ci reg = <0x400 0x100>; 1878c2ecf20Sopenharmony_ci reg-shift = <2>; 1888c2ecf20Sopenharmony_ci reg-io-width = <4>; 1898c2ecf20Sopenharmony_ci clock-frequency = <432000000>; 1908c2ecf20Sopenharmony_ci resets = <&reset2 RTD1295_RSTN_UR2>; 1918c2ecf20Sopenharmony_ci status = "disabled"; 1928c2ecf20Sopenharmony_ci }; 1938c2ecf20Sopenharmony_ci}; 194