18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci *  linux/arch/arm/mm/proc-sa110.S
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci *  Copyright (C) 1997-2002 Russell King
68c2ecf20Sopenharmony_ci *  hacked for non-paged-MM by Hyok S. Choi, 2003.
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci *  MMU functions for SA110
98c2ecf20Sopenharmony_ci *
108c2ecf20Sopenharmony_ci *  These are the low level assembler for performing cache and TLB
118c2ecf20Sopenharmony_ci *  functions on the StrongARM-110.
128c2ecf20Sopenharmony_ci */
138c2ecf20Sopenharmony_ci#include <linux/linkage.h>
148c2ecf20Sopenharmony_ci#include <linux/init.h>
158c2ecf20Sopenharmony_ci#include <linux/pgtable.h>
168c2ecf20Sopenharmony_ci#include <asm/assembler.h>
178c2ecf20Sopenharmony_ci#include <asm/asm-offsets.h>
188c2ecf20Sopenharmony_ci#include <asm/hwcap.h>
198c2ecf20Sopenharmony_ci#include <mach/hardware.h>
208c2ecf20Sopenharmony_ci#include <asm/pgtable-hwdef.h>
218c2ecf20Sopenharmony_ci#include <asm/ptrace.h>
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#include "proc-macros.S"
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_ci/*
268c2ecf20Sopenharmony_ci * the cache line size of the I and D cache
278c2ecf20Sopenharmony_ci */
288c2ecf20Sopenharmony_ci#define DCACHELINESIZE	32
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci	.text
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci/*
338c2ecf20Sopenharmony_ci * cpu_sa110_proc_init()
348c2ecf20Sopenharmony_ci */
358c2ecf20Sopenharmony_ciENTRY(cpu_sa110_proc_init)
368c2ecf20Sopenharmony_ci	mov	r0, #0
378c2ecf20Sopenharmony_ci	mcr	p15, 0, r0, c15, c1, 2		@ Enable clock switching
388c2ecf20Sopenharmony_ci	ret	lr
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci/*
418c2ecf20Sopenharmony_ci * cpu_sa110_proc_fin()
428c2ecf20Sopenharmony_ci */
438c2ecf20Sopenharmony_ciENTRY(cpu_sa110_proc_fin)
448c2ecf20Sopenharmony_ci	mov	r0, #0
458c2ecf20Sopenharmony_ci	mcr	p15, 0, r0, c15, c2, 2		@ Disable clock switching
468c2ecf20Sopenharmony_ci	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
478c2ecf20Sopenharmony_ci	bic	r0, r0, #0x1000			@ ...i............
488c2ecf20Sopenharmony_ci	bic	r0, r0, #0x000e			@ ............wca.
498c2ecf20Sopenharmony_ci	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
508c2ecf20Sopenharmony_ci	ret	lr
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci/*
538c2ecf20Sopenharmony_ci * cpu_sa110_reset(loc)
548c2ecf20Sopenharmony_ci *
558c2ecf20Sopenharmony_ci * Perform a soft reset of the system.  Put the CPU into the
568c2ecf20Sopenharmony_ci * same state as it would be if it had been reset, and branch
578c2ecf20Sopenharmony_ci * to what would be the reset vector.
588c2ecf20Sopenharmony_ci *
598c2ecf20Sopenharmony_ci * loc: location to jump to for soft reset
608c2ecf20Sopenharmony_ci */
618c2ecf20Sopenharmony_ci	.align	5
628c2ecf20Sopenharmony_ci	.pushsection	.idmap.text, "ax"
638c2ecf20Sopenharmony_ciENTRY(cpu_sa110_reset)
648c2ecf20Sopenharmony_ci	mov	ip, #0
658c2ecf20Sopenharmony_ci	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches
668c2ecf20Sopenharmony_ci	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
678c2ecf20Sopenharmony_ci#ifdef CONFIG_MMU
688c2ecf20Sopenharmony_ci	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
698c2ecf20Sopenharmony_ci#endif
708c2ecf20Sopenharmony_ci	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register
718c2ecf20Sopenharmony_ci	bic	ip, ip, #0x000f			@ ............wcam
728c2ecf20Sopenharmony_ci	bic	ip, ip, #0x1100			@ ...i...s........
738c2ecf20Sopenharmony_ci	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
748c2ecf20Sopenharmony_ci	ret	r0
758c2ecf20Sopenharmony_ciENDPROC(cpu_sa110_reset)
768c2ecf20Sopenharmony_ci	.popsection
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci/*
798c2ecf20Sopenharmony_ci * cpu_sa110_do_idle(type)
808c2ecf20Sopenharmony_ci *
818c2ecf20Sopenharmony_ci * Cause the processor to idle
828c2ecf20Sopenharmony_ci *
838c2ecf20Sopenharmony_ci * type: call type:
848c2ecf20Sopenharmony_ci *   0 = slow idle
858c2ecf20Sopenharmony_ci *   1 = fast idle
868c2ecf20Sopenharmony_ci *   2 = switch to slow processor clock
878c2ecf20Sopenharmony_ci *   3 = switch to fast processor clock
888c2ecf20Sopenharmony_ci */
898c2ecf20Sopenharmony_ci	.align	5
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_ciENTRY(cpu_sa110_do_idle)
928c2ecf20Sopenharmony_ci	mcr	p15, 0, ip, c15, c2, 2		@ disable clock switching
938c2ecf20Sopenharmony_ci	ldr	r1, =UNCACHEABLE_ADDR		@ load from uncacheable loc
948c2ecf20Sopenharmony_ci	ldr	r1, [r1, #0]			@ force switch to MCLK
958c2ecf20Sopenharmony_ci	mov	r0, r0				@ safety
968c2ecf20Sopenharmony_ci	mov	r0, r0				@ safety
978c2ecf20Sopenharmony_ci	mov	r0, r0				@ safety
988c2ecf20Sopenharmony_ci	mcr	p15, 0, r0, c15, c8, 2		@ Wait for interrupt, cache aligned
998c2ecf20Sopenharmony_ci	mov	r0, r0				@ safety
1008c2ecf20Sopenharmony_ci	mov	r0, r0				@ safety
1018c2ecf20Sopenharmony_ci	mov	r0, r0				@ safety
1028c2ecf20Sopenharmony_ci	mcr	p15, 0, r0, c15, c1, 2		@ enable clock switching
1038c2ecf20Sopenharmony_ci	ret	lr
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci/* ================================= CACHE ================================ */
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci/*
1088c2ecf20Sopenharmony_ci * cpu_sa110_dcache_clean_area(addr,sz)
1098c2ecf20Sopenharmony_ci *
1108c2ecf20Sopenharmony_ci * Clean the specified entry of any caches such that the MMU
1118c2ecf20Sopenharmony_ci * translation fetches will obtain correct data.
1128c2ecf20Sopenharmony_ci *
1138c2ecf20Sopenharmony_ci * addr: cache-unaligned virtual address
1148c2ecf20Sopenharmony_ci */
1158c2ecf20Sopenharmony_ci	.align	5
1168c2ecf20Sopenharmony_ciENTRY(cpu_sa110_dcache_clean_area)
1178c2ecf20Sopenharmony_ci1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
1188c2ecf20Sopenharmony_ci	add	r0, r0, #DCACHELINESIZE
1198c2ecf20Sopenharmony_ci	subs	r1, r1, #DCACHELINESIZE
1208c2ecf20Sopenharmony_ci	bhi	1b
1218c2ecf20Sopenharmony_ci	ret	lr
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci/* =============================== PageTable ============================== */
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci/*
1268c2ecf20Sopenharmony_ci * cpu_sa110_switch_mm(pgd)
1278c2ecf20Sopenharmony_ci *
1288c2ecf20Sopenharmony_ci * Set the translation base pointer to be as described by pgd.
1298c2ecf20Sopenharmony_ci *
1308c2ecf20Sopenharmony_ci * pgd: new page tables
1318c2ecf20Sopenharmony_ci */
1328c2ecf20Sopenharmony_ci	.align	5
1338c2ecf20Sopenharmony_ciENTRY(cpu_sa110_switch_mm)
1348c2ecf20Sopenharmony_ci#ifdef CONFIG_MMU
1358c2ecf20Sopenharmony_ci	str	lr, [sp, #-4]!
1368c2ecf20Sopenharmony_ci	bl	v4wb_flush_kern_cache_all	@ clears IP
1378c2ecf20Sopenharmony_ci	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
1388c2ecf20Sopenharmony_ci	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
1398c2ecf20Sopenharmony_ci	ldr	pc, [sp], #4
1408c2ecf20Sopenharmony_ci#else
1418c2ecf20Sopenharmony_ci	ret	lr
1428c2ecf20Sopenharmony_ci#endif
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci/*
1458c2ecf20Sopenharmony_ci * cpu_sa110_set_pte_ext(ptep, pte, ext)
1468c2ecf20Sopenharmony_ci *
1478c2ecf20Sopenharmony_ci * Set a PTE and flush it out
1488c2ecf20Sopenharmony_ci */
1498c2ecf20Sopenharmony_ci	.align	5
1508c2ecf20Sopenharmony_ciENTRY(cpu_sa110_set_pte_ext)
1518c2ecf20Sopenharmony_ci#ifdef CONFIG_MMU
1528c2ecf20Sopenharmony_ci	armv3_set_pte_ext wc_disable=0
1538c2ecf20Sopenharmony_ci	mov	r0, r0
1548c2ecf20Sopenharmony_ci	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
1558c2ecf20Sopenharmony_ci	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
1568c2ecf20Sopenharmony_ci#endif
1578c2ecf20Sopenharmony_ci	ret	lr
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci	.type	__sa110_setup, #function
1608c2ecf20Sopenharmony_ci__sa110_setup:
1618c2ecf20Sopenharmony_ci	mov	r10, #0
1628c2ecf20Sopenharmony_ci	mcr	p15, 0, r10, c7, c7		@ invalidate I,D caches on v4
1638c2ecf20Sopenharmony_ci	mcr	p15, 0, r10, c7, c10, 4		@ drain write buffer on v4
1648c2ecf20Sopenharmony_ci#ifdef CONFIG_MMU
1658c2ecf20Sopenharmony_ci	mcr	p15, 0, r10, c8, c7		@ invalidate I,D TLBs on v4
1668c2ecf20Sopenharmony_ci#endif
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci	adr	r5, sa110_crval
1698c2ecf20Sopenharmony_ci	ldmia	r5, {r5, r6}
1708c2ecf20Sopenharmony_ci	mrc	p15, 0, r0, c1, c0		@ get control register v4
1718c2ecf20Sopenharmony_ci	bic	r0, r0, r5
1728c2ecf20Sopenharmony_ci	orr	r0, r0, r6
1738c2ecf20Sopenharmony_ci	ret	lr
1748c2ecf20Sopenharmony_ci	.size	__sa110_setup, . - __sa110_setup
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci	/*
1778c2ecf20Sopenharmony_ci	 *  R
1788c2ecf20Sopenharmony_ci	 * .RVI ZFRS BLDP WCAM
1798c2ecf20Sopenharmony_ci	 * ..01 0001 ..11 1101
1808c2ecf20Sopenharmony_ci	 *
1818c2ecf20Sopenharmony_ci	 */
1828c2ecf20Sopenharmony_ci	.type	sa110_crval, #object
1838c2ecf20Sopenharmony_cisa110_crval:
1848c2ecf20Sopenharmony_ci	crval	clear=0x00003f3f, mmuset=0x0000113d, ucset=0x00001130
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci	__INITDATA
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
1898c2ecf20Sopenharmony_ci	define_processor_functions sa110, dabort=v4_early_abort, pabort=legacy_pabort
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	.section ".rodata"
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_ci	string	cpu_arch_name, "armv4"
1948c2ecf20Sopenharmony_ci	string	cpu_elf_name, "v4"
1958c2ecf20Sopenharmony_ci	string	cpu_sa110_name, "StrongARM-110"
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci	.align
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci	.section ".proc.info.init", "a"
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci	.type	__sa110_proc_info,#object
2028c2ecf20Sopenharmony_ci__sa110_proc_info:
2038c2ecf20Sopenharmony_ci	.long	0x4401a100
2048c2ecf20Sopenharmony_ci	.long	0xfffffff0
2058c2ecf20Sopenharmony_ci	.long   PMD_TYPE_SECT | \
2068c2ecf20Sopenharmony_ci		PMD_SECT_BUFFERABLE | \
2078c2ecf20Sopenharmony_ci		PMD_SECT_CACHEABLE | \
2088c2ecf20Sopenharmony_ci		PMD_SECT_AP_WRITE | \
2098c2ecf20Sopenharmony_ci		PMD_SECT_AP_READ
2108c2ecf20Sopenharmony_ci	.long   PMD_TYPE_SECT | \
2118c2ecf20Sopenharmony_ci		PMD_SECT_AP_WRITE | \
2128c2ecf20Sopenharmony_ci		PMD_SECT_AP_READ
2138c2ecf20Sopenharmony_ci	initfn	__sa110_setup, __sa110_proc_info
2148c2ecf20Sopenharmony_ci	.long	cpu_arch_name
2158c2ecf20Sopenharmony_ci	.long	cpu_elf_name
2168c2ecf20Sopenharmony_ci	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT
2178c2ecf20Sopenharmony_ci	.long	cpu_sa110_name
2188c2ecf20Sopenharmony_ci	.long	sa110_processor_functions
2198c2ecf20Sopenharmony_ci	.long	v4wb_tlb_fns
2208c2ecf20Sopenharmony_ci	.long	v4wb_user_fns
2218c2ecf20Sopenharmony_ci	.long	v4wb_cache_fns
2228c2ecf20Sopenharmony_ci	.size	__sa110_proc_info, . - __sa110_proc_info
223