18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * linux/arch/arm/mach-sa1100/nanoengine.c 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Bright Star Engineering's nanoEngine board init code. 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Copyright (C) 2010 Marcelo Roberto Jimenez <mroberto@cpti.cetuc.puc-rio.br> 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <linux/init.h> 118c2ecf20Sopenharmony_ci#include <linux/gpio/machine.h> 128c2ecf20Sopenharmony_ci#include <linux/kernel.h> 138c2ecf20Sopenharmony_ci#include <linux/platform_data/sa11x0-serial.h> 148c2ecf20Sopenharmony_ci#include <linux/mtd/mtd.h> 158c2ecf20Sopenharmony_ci#include <linux/mtd/partitions.h> 168c2ecf20Sopenharmony_ci#include <linux/root_dev.h> 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci#include <asm/mach-types.h> 198c2ecf20Sopenharmony_ci#include <asm/setup.h> 208c2ecf20Sopenharmony_ci#include <asm/page.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#include <asm/mach/arch.h> 238c2ecf20Sopenharmony_ci#include <asm/mach/flash.h> 248c2ecf20Sopenharmony_ci#include <asm/mach/map.h> 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#include <mach/hardware.h> 278c2ecf20Sopenharmony_ci#include <mach/nanoengine.h> 288c2ecf20Sopenharmony_ci#include <mach/irqs.h> 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci#include "generic.h" 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci/* Flash bank 0 */ 338c2ecf20Sopenharmony_cistatic struct mtd_partition nanoengine_partitions[] = { 348c2ecf20Sopenharmony_ci { 358c2ecf20Sopenharmony_ci .name = "nanoEngine boot firmware and parameter table", 368c2ecf20Sopenharmony_ci .size = 0x00010000, /* 32K */ 378c2ecf20Sopenharmony_ci .offset = 0, 388c2ecf20Sopenharmony_ci .mask_flags = MTD_WRITEABLE, 398c2ecf20Sopenharmony_ci }, { 408c2ecf20Sopenharmony_ci .name = "kernel/initrd reserved", 418c2ecf20Sopenharmony_ci .size = 0x002f0000, 428c2ecf20Sopenharmony_ci .offset = 0x00010000, 438c2ecf20Sopenharmony_ci .mask_flags = MTD_WRITEABLE, 448c2ecf20Sopenharmony_ci }, { 458c2ecf20Sopenharmony_ci .name = "experimental filesystem allocation", 468c2ecf20Sopenharmony_ci .size = 0x00100000, 478c2ecf20Sopenharmony_ci .offset = 0x00300000, 488c2ecf20Sopenharmony_ci .mask_flags = MTD_WRITEABLE, 498c2ecf20Sopenharmony_ci } 508c2ecf20Sopenharmony_ci}; 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cistatic struct flash_platform_data nanoengine_flash_data = { 538c2ecf20Sopenharmony_ci .map_name = "jedec_probe", 548c2ecf20Sopenharmony_ci .parts = nanoengine_partitions, 558c2ecf20Sopenharmony_ci .nr_parts = ARRAY_SIZE(nanoengine_partitions), 568c2ecf20Sopenharmony_ci}; 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_cistatic struct resource nanoengine_flash_resources[] = { 598c2ecf20Sopenharmony_ci DEFINE_RES_MEM(SA1100_CS0_PHYS, SZ_32M), 608c2ecf20Sopenharmony_ci DEFINE_RES_MEM(SA1100_CS1_PHYS, SZ_32M), 618c2ecf20Sopenharmony_ci}; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistatic struct map_desc nanoengine_io_desc[] __initdata = { 648c2ecf20Sopenharmony_ci { 658c2ecf20Sopenharmony_ci /* System Registers */ 668c2ecf20Sopenharmony_ci .virtual = 0xf0000000, 678c2ecf20Sopenharmony_ci .pfn = __phys_to_pfn(0x10000000), 688c2ecf20Sopenharmony_ci .length = 0x00100000, 698c2ecf20Sopenharmony_ci .type = MT_DEVICE 708c2ecf20Sopenharmony_ci }, { 718c2ecf20Sopenharmony_ci /* Internal PCI Memory Read/Write */ 728c2ecf20Sopenharmony_ci .virtual = NANO_PCI_MEM_RW_VIRT, 738c2ecf20Sopenharmony_ci .pfn = __phys_to_pfn(NANO_PCI_MEM_RW_PHYS), 748c2ecf20Sopenharmony_ci .length = NANO_PCI_MEM_RW_SIZE, 758c2ecf20Sopenharmony_ci .type = MT_DEVICE 768c2ecf20Sopenharmony_ci }, { 778c2ecf20Sopenharmony_ci /* Internal PCI Config Space */ 788c2ecf20Sopenharmony_ci .virtual = NANO_PCI_CONFIG_SPACE_VIRT, 798c2ecf20Sopenharmony_ci .pfn = __phys_to_pfn(NANO_PCI_CONFIG_SPACE_PHYS), 808c2ecf20Sopenharmony_ci .length = NANO_PCI_CONFIG_SPACE_SIZE, 818c2ecf20Sopenharmony_ci .type = MT_DEVICE 828c2ecf20Sopenharmony_ci } 838c2ecf20Sopenharmony_ci}; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_cistatic void __init nanoengine_map_io(void) 868c2ecf20Sopenharmony_ci{ 878c2ecf20Sopenharmony_ci sa1100_map_io(); 888c2ecf20Sopenharmony_ci iotable_init(nanoengine_io_desc, ARRAY_SIZE(nanoengine_io_desc)); 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci sa1100_register_uart(0, 1); 918c2ecf20Sopenharmony_ci sa1100_register_uart(1, 2); 928c2ecf20Sopenharmony_ci sa1100_register_uart(2, 3); 938c2ecf20Sopenharmony_ci Ser1SDCR0 |= SDCR0_UART; 948c2ecf20Sopenharmony_ci /* disable IRDA -- UART2 is used as a normal serial port */ 958c2ecf20Sopenharmony_ci Ser2UTCR4 = 0; 968c2ecf20Sopenharmony_ci Ser2HSCR0 = 0; 978c2ecf20Sopenharmony_ci} 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_cistatic struct gpiod_lookup_table nanoengine_pcmcia0_gpio_table = { 1008c2ecf20Sopenharmony_ci .dev_id = "sa11x0-pcmcia.0", 1018c2ecf20Sopenharmony_ci .table = { 1028c2ecf20Sopenharmony_ci GPIO_LOOKUP("gpio", 11, "ready", GPIO_ACTIVE_HIGH), 1038c2ecf20Sopenharmony_ci GPIO_LOOKUP("gpio", 13, "detect", GPIO_ACTIVE_LOW), 1048c2ecf20Sopenharmony_ci GPIO_LOOKUP("gpio", 15, "reset", GPIO_ACTIVE_HIGH), 1058c2ecf20Sopenharmony_ci { }, 1068c2ecf20Sopenharmony_ci }, 1078c2ecf20Sopenharmony_ci}; 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_cistatic struct gpiod_lookup_table nanoengine_pcmcia1_gpio_table = { 1108c2ecf20Sopenharmony_ci .dev_id = "sa11x0-pcmcia.1", 1118c2ecf20Sopenharmony_ci .table = { 1128c2ecf20Sopenharmony_ci GPIO_LOOKUP("gpio", 12, "ready", GPIO_ACTIVE_HIGH), 1138c2ecf20Sopenharmony_ci GPIO_LOOKUP("gpio", 14, "detect", GPIO_ACTIVE_LOW), 1148c2ecf20Sopenharmony_ci GPIO_LOOKUP("gpio", 16, "reset", GPIO_ACTIVE_HIGH), 1158c2ecf20Sopenharmony_ci { }, 1168c2ecf20Sopenharmony_ci }, 1178c2ecf20Sopenharmony_ci}; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_cistatic void __init nanoengine_init(void) 1208c2ecf20Sopenharmony_ci{ 1218c2ecf20Sopenharmony_ci sa11x0_register_pcmcia(0, &nanoengine_pcmcia0_gpio_table); 1228c2ecf20Sopenharmony_ci sa11x0_register_pcmcia(1, &nanoengine_pcmcia1_gpio_table); 1238c2ecf20Sopenharmony_ci sa11x0_register_mtd(&nanoengine_flash_data, nanoengine_flash_resources, 1248c2ecf20Sopenharmony_ci ARRAY_SIZE(nanoengine_flash_resources)); 1258c2ecf20Sopenharmony_ci} 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ciMACHINE_START(NANOENGINE, "BSE nanoEngine") 1288c2ecf20Sopenharmony_ci .atag_offset = 0x100, 1298c2ecf20Sopenharmony_ci .map_io = nanoengine_map_io, 1308c2ecf20Sopenharmony_ci .nr_irqs = SA1100_NR_IRQS, 1318c2ecf20Sopenharmony_ci .init_irq = sa1100_init_irq, 1328c2ecf20Sopenharmony_ci .init_time = sa1100_timer_init, 1338c2ecf20Sopenharmony_ci .init_machine = nanoengine_init, 1348c2ecf20Sopenharmony_ci .init_late = sa11x0_init_late, 1358c2ecf20Sopenharmony_ci .restart = sa11x0_restart, 1368c2ecf20Sopenharmony_ciMACHINE_END 137