18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * arch/arm/mach-orion5x/rd88f5182-setup.c
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Marvell Orion-NAS Reference Design Setup
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Maintainer: Ronen Shitrit <rshitrit@marvell.com>
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public
98c2ecf20Sopenharmony_ci * License version 2.  This program is licensed "as is" without any
108c2ecf20Sopenharmony_ci * warranty of any kind, whether express or implied.
118c2ecf20Sopenharmony_ci */
128c2ecf20Sopenharmony_ci#include <linux/gpio.h>
138c2ecf20Sopenharmony_ci#include <linux/kernel.h>
148c2ecf20Sopenharmony_ci#include <linux/init.h>
158c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
168c2ecf20Sopenharmony_ci#include <linux/pci.h>
178c2ecf20Sopenharmony_ci#include <linux/irq.h>
188c2ecf20Sopenharmony_ci#include <linux/mtd/physmap.h>
198c2ecf20Sopenharmony_ci#include <linux/mv643xx_eth.h>
208c2ecf20Sopenharmony_ci#include <linux/ata_platform.h>
218c2ecf20Sopenharmony_ci#include <linux/i2c.h>
228c2ecf20Sopenharmony_ci#include <linux/leds.h>
238c2ecf20Sopenharmony_ci#include <asm/mach-types.h>
248c2ecf20Sopenharmony_ci#include <asm/mach/arch.h>
258c2ecf20Sopenharmony_ci#include <asm/mach/pci.h>
268c2ecf20Sopenharmony_ci#include "common.h"
278c2ecf20Sopenharmony_ci#include "mpp.h"
288c2ecf20Sopenharmony_ci#include "orion5x.h"
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci/*****************************************************************************
318c2ecf20Sopenharmony_ci * RD-88F5182 Info
328c2ecf20Sopenharmony_ci ****************************************************************************/
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci/*
358c2ecf20Sopenharmony_ci * 512K NOR flash Device bus boot chip select
368c2ecf20Sopenharmony_ci */
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci#define RD88F5182_NOR_BOOT_BASE		0xf4000000
398c2ecf20Sopenharmony_ci#define RD88F5182_NOR_BOOT_SIZE		SZ_512K
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci/*
428c2ecf20Sopenharmony_ci * 16M NOR flash on Device bus chip select 1
438c2ecf20Sopenharmony_ci */
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci#define RD88F5182_NOR_BASE		0xfc000000
468c2ecf20Sopenharmony_ci#define RD88F5182_NOR_SIZE		SZ_16M
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci/*
498c2ecf20Sopenharmony_ci * PCI
508c2ecf20Sopenharmony_ci */
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci#define RD88F5182_PCI_SLOT0_OFFS	7
538c2ecf20Sopenharmony_ci#define RD88F5182_PCI_SLOT0_IRQ_A_PIN	7
548c2ecf20Sopenharmony_ci#define RD88F5182_PCI_SLOT0_IRQ_B_PIN	6
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci/*****************************************************************************
578c2ecf20Sopenharmony_ci * 16M NOR Flash on Device bus CS1
588c2ecf20Sopenharmony_ci ****************************************************************************/
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_cistatic struct physmap_flash_data rd88f5182_nor_flash_data = {
618c2ecf20Sopenharmony_ci	.width		= 1,
628c2ecf20Sopenharmony_ci};
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_cistatic struct resource rd88f5182_nor_flash_resource = {
658c2ecf20Sopenharmony_ci	.flags			= IORESOURCE_MEM,
668c2ecf20Sopenharmony_ci	.start			= RD88F5182_NOR_BASE,
678c2ecf20Sopenharmony_ci	.end			= RD88F5182_NOR_BASE + RD88F5182_NOR_SIZE - 1,
688c2ecf20Sopenharmony_ci};
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_cistatic struct platform_device rd88f5182_nor_flash = {
718c2ecf20Sopenharmony_ci	.name			= "physmap-flash",
728c2ecf20Sopenharmony_ci	.id			= 0,
738c2ecf20Sopenharmony_ci	.dev		= {
748c2ecf20Sopenharmony_ci		.platform_data	= &rd88f5182_nor_flash_data,
758c2ecf20Sopenharmony_ci	},
768c2ecf20Sopenharmony_ci	.num_resources		= 1,
778c2ecf20Sopenharmony_ci	.resource		= &rd88f5182_nor_flash_resource,
788c2ecf20Sopenharmony_ci};
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci/*****************************************************************************
818c2ecf20Sopenharmony_ci * Use GPIO LED as CPU active indication
828c2ecf20Sopenharmony_ci ****************************************************************************/
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci#define RD88F5182_GPIO_LED		0
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_cistatic struct gpio_led rd88f5182_gpio_led_pins[] = {
878c2ecf20Sopenharmony_ci	{
888c2ecf20Sopenharmony_ci		.name		= "rd88f5182:cpu",
898c2ecf20Sopenharmony_ci		.default_trigger = "cpu0",
908c2ecf20Sopenharmony_ci		.gpio		= RD88F5182_GPIO_LED,
918c2ecf20Sopenharmony_ci	},
928c2ecf20Sopenharmony_ci};
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_cistatic struct gpio_led_platform_data rd88f5182_gpio_led_data = {
958c2ecf20Sopenharmony_ci	.leds		= rd88f5182_gpio_led_pins,
968c2ecf20Sopenharmony_ci	.num_leds	= ARRAY_SIZE(rd88f5182_gpio_led_pins),
978c2ecf20Sopenharmony_ci};
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_cistatic struct platform_device rd88f5182_gpio_leds = {
1008c2ecf20Sopenharmony_ci	.name	= "leds-gpio",
1018c2ecf20Sopenharmony_ci	.id	= -1,
1028c2ecf20Sopenharmony_ci	.dev	= {
1038c2ecf20Sopenharmony_ci		.platform_data = &rd88f5182_gpio_led_data,
1048c2ecf20Sopenharmony_ci	},
1058c2ecf20Sopenharmony_ci};
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci/*****************************************************************************
1088c2ecf20Sopenharmony_ci * PCI
1098c2ecf20Sopenharmony_ci ****************************************************************************/
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cistatic void __init rd88f5182_pci_preinit(void)
1128c2ecf20Sopenharmony_ci{
1138c2ecf20Sopenharmony_ci	int pin;
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_ci	/*
1168c2ecf20Sopenharmony_ci	 * Configure PCI GPIO IRQ pins
1178c2ecf20Sopenharmony_ci	 */
1188c2ecf20Sopenharmony_ci	pin = RD88F5182_PCI_SLOT0_IRQ_A_PIN;
1198c2ecf20Sopenharmony_ci	if (gpio_request(pin, "PCI IntA") == 0) {
1208c2ecf20Sopenharmony_ci		if (gpio_direction_input(pin) == 0) {
1218c2ecf20Sopenharmony_ci			irq_set_irq_type(gpio_to_irq(pin), IRQ_TYPE_LEVEL_LOW);
1228c2ecf20Sopenharmony_ci		} else {
1238c2ecf20Sopenharmony_ci			printk(KERN_ERR "rd88f5182_pci_preinit failed to "
1248c2ecf20Sopenharmony_ci					"set_irq_type pin %d\n", pin);
1258c2ecf20Sopenharmony_ci			gpio_free(pin);
1268c2ecf20Sopenharmony_ci		}
1278c2ecf20Sopenharmony_ci	} else {
1288c2ecf20Sopenharmony_ci		printk(KERN_ERR "rd88f5182_pci_preinit failed to request gpio %d\n", pin);
1298c2ecf20Sopenharmony_ci	}
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci	pin = RD88F5182_PCI_SLOT0_IRQ_B_PIN;
1328c2ecf20Sopenharmony_ci	if (gpio_request(pin, "PCI IntB") == 0) {
1338c2ecf20Sopenharmony_ci		if (gpio_direction_input(pin) == 0) {
1348c2ecf20Sopenharmony_ci			irq_set_irq_type(gpio_to_irq(pin), IRQ_TYPE_LEVEL_LOW);
1358c2ecf20Sopenharmony_ci		} else {
1368c2ecf20Sopenharmony_ci			printk(KERN_ERR "rd88f5182_pci_preinit failed to "
1378c2ecf20Sopenharmony_ci					"set_irq_type pin %d\n", pin);
1388c2ecf20Sopenharmony_ci			gpio_free(pin);
1398c2ecf20Sopenharmony_ci		}
1408c2ecf20Sopenharmony_ci	} else {
1418c2ecf20Sopenharmony_ci		printk(KERN_ERR "rd88f5182_pci_preinit failed to gpio_request %d\n", pin);
1428c2ecf20Sopenharmony_ci	}
1438c2ecf20Sopenharmony_ci}
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_cistatic int __init rd88f5182_pci_map_irq(const struct pci_dev *dev, u8 slot,
1468c2ecf20Sopenharmony_ci	u8 pin)
1478c2ecf20Sopenharmony_ci{
1488c2ecf20Sopenharmony_ci	int irq;
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_ci	/*
1518c2ecf20Sopenharmony_ci	 * Check for devices with hard-wired IRQs.
1528c2ecf20Sopenharmony_ci	 */
1538c2ecf20Sopenharmony_ci	irq = orion5x_pci_map_irq(dev, slot, pin);
1548c2ecf20Sopenharmony_ci	if (irq != -1)
1558c2ecf20Sopenharmony_ci		return irq;
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	/*
1588c2ecf20Sopenharmony_ci	 * PCI IRQs are connected via GPIOs
1598c2ecf20Sopenharmony_ci	 */
1608c2ecf20Sopenharmony_ci	switch (slot - RD88F5182_PCI_SLOT0_OFFS) {
1618c2ecf20Sopenharmony_ci	case 0:
1628c2ecf20Sopenharmony_ci		if (pin == 1)
1638c2ecf20Sopenharmony_ci			return gpio_to_irq(RD88F5182_PCI_SLOT0_IRQ_A_PIN);
1648c2ecf20Sopenharmony_ci		else
1658c2ecf20Sopenharmony_ci			return gpio_to_irq(RD88F5182_PCI_SLOT0_IRQ_B_PIN);
1668c2ecf20Sopenharmony_ci	default:
1678c2ecf20Sopenharmony_ci		return -1;
1688c2ecf20Sopenharmony_ci	}
1698c2ecf20Sopenharmony_ci}
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_cistatic struct hw_pci rd88f5182_pci __initdata = {
1728c2ecf20Sopenharmony_ci	.nr_controllers	= 2,
1738c2ecf20Sopenharmony_ci	.preinit	= rd88f5182_pci_preinit,
1748c2ecf20Sopenharmony_ci	.setup		= orion5x_pci_sys_setup,
1758c2ecf20Sopenharmony_ci	.scan		= orion5x_pci_sys_scan_bus,
1768c2ecf20Sopenharmony_ci	.map_irq	= rd88f5182_pci_map_irq,
1778c2ecf20Sopenharmony_ci};
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_cistatic int __init rd88f5182_pci_init(void)
1808c2ecf20Sopenharmony_ci{
1818c2ecf20Sopenharmony_ci	if (machine_is_rd88f5182())
1828c2ecf20Sopenharmony_ci		pci_common_init(&rd88f5182_pci);
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_ci	return 0;
1858c2ecf20Sopenharmony_ci}
1868c2ecf20Sopenharmony_ci
1878c2ecf20Sopenharmony_cisubsys_initcall(rd88f5182_pci_init);
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci/*****************************************************************************
1908c2ecf20Sopenharmony_ci * Ethernet
1918c2ecf20Sopenharmony_ci ****************************************************************************/
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_cistatic struct mv643xx_eth_platform_data rd88f5182_eth_data = {
1948c2ecf20Sopenharmony_ci	.phy_addr	= MV643XX_ETH_PHY_ADDR(8),
1958c2ecf20Sopenharmony_ci};
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci/*****************************************************************************
1988c2ecf20Sopenharmony_ci * RTC DS1338 on I2C bus
1998c2ecf20Sopenharmony_ci ****************************************************************************/
2008c2ecf20Sopenharmony_cistatic struct i2c_board_info __initdata rd88f5182_i2c_rtc = {
2018c2ecf20Sopenharmony_ci	I2C_BOARD_INFO("ds1338", 0x68),
2028c2ecf20Sopenharmony_ci};
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_ci/*****************************************************************************
2058c2ecf20Sopenharmony_ci * Sata
2068c2ecf20Sopenharmony_ci ****************************************************************************/
2078c2ecf20Sopenharmony_cistatic struct mv_sata_platform_data rd88f5182_sata_data = {
2088c2ecf20Sopenharmony_ci	.n_ports	= 2,
2098c2ecf20Sopenharmony_ci};
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci/*****************************************************************************
2128c2ecf20Sopenharmony_ci * General Setup
2138c2ecf20Sopenharmony_ci ****************************************************************************/
2148c2ecf20Sopenharmony_cistatic unsigned int rd88f5182_mpp_modes[] __initdata = {
2158c2ecf20Sopenharmony_ci	MPP0_GPIO,		/* Debug Led */
2168c2ecf20Sopenharmony_ci	MPP1_GPIO,		/* Reset Switch */
2178c2ecf20Sopenharmony_ci	MPP2_UNUSED,
2188c2ecf20Sopenharmony_ci	MPP3_GPIO,		/* RTC Int */
2198c2ecf20Sopenharmony_ci	MPP4_GPIO,
2208c2ecf20Sopenharmony_ci	MPP5_GPIO,
2218c2ecf20Sopenharmony_ci	MPP6_GPIO,		/* PCI_intA */
2228c2ecf20Sopenharmony_ci	MPP7_GPIO,		/* PCI_intB */
2238c2ecf20Sopenharmony_ci	MPP8_UNUSED,
2248c2ecf20Sopenharmony_ci	MPP9_UNUSED,
2258c2ecf20Sopenharmony_ci	MPP10_UNUSED,
2268c2ecf20Sopenharmony_ci	MPP11_UNUSED,
2278c2ecf20Sopenharmony_ci	MPP12_SATA_LED,		/* SATA 0 presence */
2288c2ecf20Sopenharmony_ci	MPP13_SATA_LED,		/* SATA 1 presence */
2298c2ecf20Sopenharmony_ci	MPP14_SATA_LED,		/* SATA 0 active */
2308c2ecf20Sopenharmony_ci	MPP15_SATA_LED,		/* SATA 1 active */
2318c2ecf20Sopenharmony_ci	MPP16_UNUSED,
2328c2ecf20Sopenharmony_ci	MPP17_UNUSED,
2338c2ecf20Sopenharmony_ci	MPP18_UNUSED,
2348c2ecf20Sopenharmony_ci	MPP19_UNUSED,
2358c2ecf20Sopenharmony_ci	0,
2368c2ecf20Sopenharmony_ci};
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_cistatic void __init rd88f5182_init(void)
2398c2ecf20Sopenharmony_ci{
2408c2ecf20Sopenharmony_ci	/*
2418c2ecf20Sopenharmony_ci	 * Setup basic Orion functions. Need to be called early.
2428c2ecf20Sopenharmony_ci	 */
2438c2ecf20Sopenharmony_ci	orion5x_init();
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	orion5x_mpp_conf(rd88f5182_mpp_modes);
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	/*
2488c2ecf20Sopenharmony_ci	 * MPP[20] PCI Clock to MV88F5182
2498c2ecf20Sopenharmony_ci	 * MPP[21] PCI Clock to mini PCI CON11
2508c2ecf20Sopenharmony_ci	 * MPP[22] USB 0 over current indication
2518c2ecf20Sopenharmony_ci	 * MPP[23] USB 1 over current indication
2528c2ecf20Sopenharmony_ci	 * MPP[24] USB 1 over current enable
2538c2ecf20Sopenharmony_ci	 * MPP[25] USB 0 over current enable
2548c2ecf20Sopenharmony_ci	 */
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_ci	/*
2578c2ecf20Sopenharmony_ci	 * Configure peripherals.
2588c2ecf20Sopenharmony_ci	 */
2598c2ecf20Sopenharmony_ci	orion5x_ehci0_init();
2608c2ecf20Sopenharmony_ci	orion5x_ehci1_init();
2618c2ecf20Sopenharmony_ci	orion5x_eth_init(&rd88f5182_eth_data);
2628c2ecf20Sopenharmony_ci	orion5x_i2c_init();
2638c2ecf20Sopenharmony_ci	orion5x_sata_init(&rd88f5182_sata_data);
2648c2ecf20Sopenharmony_ci	orion5x_uart0_init();
2658c2ecf20Sopenharmony_ci	orion5x_xor_init();
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_ci	mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_BOOT_TARGET,
2688c2ecf20Sopenharmony_ci				    ORION_MBUS_DEVBUS_BOOT_ATTR,
2698c2ecf20Sopenharmony_ci				    RD88F5182_NOR_BOOT_BASE,
2708c2ecf20Sopenharmony_ci				    RD88F5182_NOR_BOOT_SIZE);
2718c2ecf20Sopenharmony_ci	mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_TARGET(1),
2728c2ecf20Sopenharmony_ci				    ORION_MBUS_DEVBUS_ATTR(1),
2738c2ecf20Sopenharmony_ci				    RD88F5182_NOR_BASE,
2748c2ecf20Sopenharmony_ci				    RD88F5182_NOR_SIZE);
2758c2ecf20Sopenharmony_ci	platform_device_register(&rd88f5182_nor_flash);
2768c2ecf20Sopenharmony_ci	platform_device_register(&rd88f5182_gpio_leds);
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	i2c_register_board_info(0, &rd88f5182_i2c_rtc, 1);
2798c2ecf20Sopenharmony_ci}
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ciMACHINE_START(RD88F5182, "Marvell Orion-NAS Reference Design")
2828c2ecf20Sopenharmony_ci	/* Maintainer: Ronen Shitrit <rshitrit@marvell.com> */
2838c2ecf20Sopenharmony_ci	.atag_offset	= 0x100,
2848c2ecf20Sopenharmony_ci	.nr_irqs	= ORION5X_NR_IRQS,
2858c2ecf20Sopenharmony_ci	.init_machine	= rd88f5182_init,
2868c2ecf20Sopenharmony_ci	.map_io		= orion5x_map_io,
2878c2ecf20Sopenharmony_ci	.init_early	= orion5x_init_early,
2888c2ecf20Sopenharmony_ci	.init_irq	= orion5x_init_irq,
2898c2ecf20Sopenharmony_ci	.init_time	= orion5x_timer_init,
2908c2ecf20Sopenharmony_ci	.restart	= orion5x_restart,
2918c2ecf20Sopenharmony_ciMACHINE_END
292