18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * arch/arm/mach-orion5x/db88f5281-setup.c
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Marvell Orion-2 Development Board Setup
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public
98c2ecf20Sopenharmony_ci * License version 2.  This program is licensed "as is" without any
108c2ecf20Sopenharmony_ci * warranty of any kind, whether express or implied.
118c2ecf20Sopenharmony_ci */
128c2ecf20Sopenharmony_ci#include <linux/gpio.h>
138c2ecf20Sopenharmony_ci#include <linux/kernel.h>
148c2ecf20Sopenharmony_ci#include <linux/init.h>
158c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
168c2ecf20Sopenharmony_ci#include <linux/pci.h>
178c2ecf20Sopenharmony_ci#include <linux/irq.h>
188c2ecf20Sopenharmony_ci#include <linux/mtd/physmap.h>
198c2ecf20Sopenharmony_ci#include <linux/mtd/rawnand.h>
208c2ecf20Sopenharmony_ci#include <linux/timer.h>
218c2ecf20Sopenharmony_ci#include <linux/mv643xx_eth.h>
228c2ecf20Sopenharmony_ci#include <linux/i2c.h>
238c2ecf20Sopenharmony_ci#include <asm/mach-types.h>
248c2ecf20Sopenharmony_ci#include <asm/mach/arch.h>
258c2ecf20Sopenharmony_ci#include <asm/mach/pci.h>
268c2ecf20Sopenharmony_ci#include <linux/platform_data/mtd-orion_nand.h>
278c2ecf20Sopenharmony_ci#include "common.h"
288c2ecf20Sopenharmony_ci#include "mpp.h"
298c2ecf20Sopenharmony_ci#include "orion5x.h"
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci/*****************************************************************************
328c2ecf20Sopenharmony_ci * DB-88F5281 on board devices
338c2ecf20Sopenharmony_ci ****************************************************************************/
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci/*
368c2ecf20Sopenharmony_ci * 512K NOR flash Device bus boot chip select
378c2ecf20Sopenharmony_ci */
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci#define DB88F5281_NOR_BOOT_BASE		0xf4000000
408c2ecf20Sopenharmony_ci#define DB88F5281_NOR_BOOT_SIZE		SZ_512K
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci/*
438c2ecf20Sopenharmony_ci * 7-Segment on Device bus chip select 0
448c2ecf20Sopenharmony_ci */
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci#define DB88F5281_7SEG_BASE		0xfa000000
478c2ecf20Sopenharmony_ci#define DB88F5281_7SEG_SIZE		SZ_1K
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci/*
508c2ecf20Sopenharmony_ci * 32M NOR flash on Device bus chip select 1
518c2ecf20Sopenharmony_ci */
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci#define DB88F5281_NOR_BASE		0xfc000000
548c2ecf20Sopenharmony_ci#define DB88F5281_NOR_SIZE		SZ_32M
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci/*
578c2ecf20Sopenharmony_ci * 32M NAND flash on Device bus chip select 2
588c2ecf20Sopenharmony_ci */
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci#define DB88F5281_NAND_BASE		0xfa800000
618c2ecf20Sopenharmony_ci#define DB88F5281_NAND_SIZE		SZ_1K
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci/*
648c2ecf20Sopenharmony_ci * PCI
658c2ecf20Sopenharmony_ci */
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci#define DB88F5281_PCI_SLOT0_OFFS		7
688c2ecf20Sopenharmony_ci#define DB88F5281_PCI_SLOT0_IRQ_PIN		12
698c2ecf20Sopenharmony_ci#define DB88F5281_PCI_SLOT1_SLOT2_IRQ_PIN	13
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci/*****************************************************************************
728c2ecf20Sopenharmony_ci * 512M NOR Flash on Device bus Boot CS
738c2ecf20Sopenharmony_ci ****************************************************************************/
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_cistatic struct physmap_flash_data db88f5281_boot_flash_data = {
768c2ecf20Sopenharmony_ci	.width		= 1,	/* 8 bit bus width */
778c2ecf20Sopenharmony_ci};
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_cistatic struct resource db88f5281_boot_flash_resource = {
808c2ecf20Sopenharmony_ci	.flags		= IORESOURCE_MEM,
818c2ecf20Sopenharmony_ci	.start		= DB88F5281_NOR_BOOT_BASE,
828c2ecf20Sopenharmony_ci	.end		= DB88F5281_NOR_BOOT_BASE + DB88F5281_NOR_BOOT_SIZE - 1,
838c2ecf20Sopenharmony_ci};
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_cistatic struct platform_device db88f5281_boot_flash = {
868c2ecf20Sopenharmony_ci	.name		= "physmap-flash",
878c2ecf20Sopenharmony_ci	.id		= 0,
888c2ecf20Sopenharmony_ci	.dev		= {
898c2ecf20Sopenharmony_ci		.platform_data	= &db88f5281_boot_flash_data,
908c2ecf20Sopenharmony_ci	},
918c2ecf20Sopenharmony_ci	.num_resources	= 1,
928c2ecf20Sopenharmony_ci	.resource	= &db88f5281_boot_flash_resource,
938c2ecf20Sopenharmony_ci};
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci/*****************************************************************************
968c2ecf20Sopenharmony_ci * 32M NOR Flash on Device bus CS1
978c2ecf20Sopenharmony_ci ****************************************************************************/
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_cistatic struct physmap_flash_data db88f5281_nor_flash_data = {
1008c2ecf20Sopenharmony_ci	.width		= 4,	/* 32 bit bus width */
1018c2ecf20Sopenharmony_ci};
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_cistatic struct resource db88f5281_nor_flash_resource = {
1048c2ecf20Sopenharmony_ci	.flags		= IORESOURCE_MEM,
1058c2ecf20Sopenharmony_ci	.start		= DB88F5281_NOR_BASE,
1068c2ecf20Sopenharmony_ci	.end		= DB88F5281_NOR_BASE + DB88F5281_NOR_SIZE - 1,
1078c2ecf20Sopenharmony_ci};
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_cistatic struct platform_device db88f5281_nor_flash = {
1108c2ecf20Sopenharmony_ci	.name		= "physmap-flash",
1118c2ecf20Sopenharmony_ci	.id		= 1,
1128c2ecf20Sopenharmony_ci	.dev		= {
1138c2ecf20Sopenharmony_ci		.platform_data	= &db88f5281_nor_flash_data,
1148c2ecf20Sopenharmony_ci	},
1158c2ecf20Sopenharmony_ci	.num_resources	= 1,
1168c2ecf20Sopenharmony_ci	.resource	= &db88f5281_nor_flash_resource,
1178c2ecf20Sopenharmony_ci};
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci/*****************************************************************************
1208c2ecf20Sopenharmony_ci * 32M NAND Flash on Device bus CS2
1218c2ecf20Sopenharmony_ci ****************************************************************************/
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_cistatic struct mtd_partition db88f5281_nand_parts[] = {
1248c2ecf20Sopenharmony_ci	{
1258c2ecf20Sopenharmony_ci		.name = "kernel",
1268c2ecf20Sopenharmony_ci		.offset = 0,
1278c2ecf20Sopenharmony_ci		.size = SZ_2M,
1288c2ecf20Sopenharmony_ci	}, {
1298c2ecf20Sopenharmony_ci		.name = "root",
1308c2ecf20Sopenharmony_ci		.offset = SZ_2M,
1318c2ecf20Sopenharmony_ci		.size = (SZ_16M - SZ_2M),
1328c2ecf20Sopenharmony_ci	}, {
1338c2ecf20Sopenharmony_ci		.name = "user",
1348c2ecf20Sopenharmony_ci		.offset = SZ_16M,
1358c2ecf20Sopenharmony_ci		.size = SZ_8M,
1368c2ecf20Sopenharmony_ci	}, {
1378c2ecf20Sopenharmony_ci		.name = "recovery",
1388c2ecf20Sopenharmony_ci		.offset = (SZ_16M + SZ_8M),
1398c2ecf20Sopenharmony_ci		.size = SZ_8M,
1408c2ecf20Sopenharmony_ci	},
1418c2ecf20Sopenharmony_ci};
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_cistatic struct resource db88f5281_nand_resource = {
1448c2ecf20Sopenharmony_ci	.flags		= IORESOURCE_MEM,
1458c2ecf20Sopenharmony_ci	.start		= DB88F5281_NAND_BASE,
1468c2ecf20Sopenharmony_ci	.end		= DB88F5281_NAND_BASE + DB88F5281_NAND_SIZE - 1,
1478c2ecf20Sopenharmony_ci};
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_cistatic struct orion_nand_data db88f5281_nand_data = {
1508c2ecf20Sopenharmony_ci	.parts		= db88f5281_nand_parts,
1518c2ecf20Sopenharmony_ci	.nr_parts	= ARRAY_SIZE(db88f5281_nand_parts),
1528c2ecf20Sopenharmony_ci	.cle		= 0,
1538c2ecf20Sopenharmony_ci	.ale		= 1,
1548c2ecf20Sopenharmony_ci	.width		= 8,
1558c2ecf20Sopenharmony_ci};
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_cistatic struct platform_device db88f5281_nand_flash = {
1588c2ecf20Sopenharmony_ci	.name		= "orion_nand",
1598c2ecf20Sopenharmony_ci	.id		= -1,
1608c2ecf20Sopenharmony_ci	.dev		= {
1618c2ecf20Sopenharmony_ci		.platform_data	= &db88f5281_nand_data,
1628c2ecf20Sopenharmony_ci	},
1638c2ecf20Sopenharmony_ci	.resource	= &db88f5281_nand_resource,
1648c2ecf20Sopenharmony_ci	.num_resources	= 1,
1658c2ecf20Sopenharmony_ci};
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci/*****************************************************************************
1688c2ecf20Sopenharmony_ci * 7-Segment on Device bus CS0
1698c2ecf20Sopenharmony_ci * Dummy counter every 2 sec
1708c2ecf20Sopenharmony_ci ****************************************************************************/
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_cistatic void __iomem *db88f5281_7seg;
1738c2ecf20Sopenharmony_cistatic struct timer_list db88f5281_timer;
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_cistatic void db88f5281_7seg_event(struct timer_list *unused)
1768c2ecf20Sopenharmony_ci{
1778c2ecf20Sopenharmony_ci	static int count = 0;
1788c2ecf20Sopenharmony_ci	writel(0, db88f5281_7seg + (count << 4));
1798c2ecf20Sopenharmony_ci	count = (count + 1) & 7;
1808c2ecf20Sopenharmony_ci	mod_timer(&db88f5281_timer, jiffies + 2 * HZ);
1818c2ecf20Sopenharmony_ci}
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_cistatic int __init db88f5281_7seg_init(void)
1848c2ecf20Sopenharmony_ci{
1858c2ecf20Sopenharmony_ci	if (machine_is_db88f5281()) {
1868c2ecf20Sopenharmony_ci		db88f5281_7seg = ioremap(DB88F5281_7SEG_BASE,
1878c2ecf20Sopenharmony_ci					DB88F5281_7SEG_SIZE);
1888c2ecf20Sopenharmony_ci		if (!db88f5281_7seg) {
1898c2ecf20Sopenharmony_ci			printk(KERN_ERR "Failed to ioremap db88f5281_7seg\n");
1908c2ecf20Sopenharmony_ci			return -EIO;
1918c2ecf20Sopenharmony_ci		}
1928c2ecf20Sopenharmony_ci		timer_setup(&db88f5281_timer, db88f5281_7seg_event, 0);
1938c2ecf20Sopenharmony_ci		mod_timer(&db88f5281_timer, jiffies + 2 * HZ);
1948c2ecf20Sopenharmony_ci	}
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_ci	return 0;
1978c2ecf20Sopenharmony_ci}
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci__initcall(db88f5281_7seg_init);
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci/*****************************************************************************
2028c2ecf20Sopenharmony_ci * PCI
2038c2ecf20Sopenharmony_ci ****************************************************************************/
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_cistatic void __init db88f5281_pci_preinit(void)
2068c2ecf20Sopenharmony_ci{
2078c2ecf20Sopenharmony_ci	int pin;
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	/*
2108c2ecf20Sopenharmony_ci	 * Configure PCI GPIO IRQ pins
2118c2ecf20Sopenharmony_ci	 */
2128c2ecf20Sopenharmony_ci	pin = DB88F5281_PCI_SLOT0_IRQ_PIN;
2138c2ecf20Sopenharmony_ci	if (gpio_request(pin, "PCI Int1") == 0) {
2148c2ecf20Sopenharmony_ci		if (gpio_direction_input(pin) == 0) {
2158c2ecf20Sopenharmony_ci			irq_set_irq_type(gpio_to_irq(pin), IRQ_TYPE_LEVEL_LOW);
2168c2ecf20Sopenharmony_ci		} else {
2178c2ecf20Sopenharmony_ci			printk(KERN_ERR "db88f5281_pci_preinit failed to "
2188c2ecf20Sopenharmony_ci					"set_irq_type pin %d\n", pin);
2198c2ecf20Sopenharmony_ci			gpio_free(pin);
2208c2ecf20Sopenharmony_ci		}
2218c2ecf20Sopenharmony_ci	} else {
2228c2ecf20Sopenharmony_ci		printk(KERN_ERR "db88f5281_pci_preinit failed to gpio_request %d\n", pin);
2238c2ecf20Sopenharmony_ci	}
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_ci	pin = DB88F5281_PCI_SLOT1_SLOT2_IRQ_PIN;
2268c2ecf20Sopenharmony_ci	if (gpio_request(pin, "PCI Int2") == 0) {
2278c2ecf20Sopenharmony_ci		if (gpio_direction_input(pin) == 0) {
2288c2ecf20Sopenharmony_ci			irq_set_irq_type(gpio_to_irq(pin), IRQ_TYPE_LEVEL_LOW);
2298c2ecf20Sopenharmony_ci		} else {
2308c2ecf20Sopenharmony_ci			printk(KERN_ERR "db88f5281_pci_preinit failed "
2318c2ecf20Sopenharmony_ci					"to set_irq_type pin %d\n", pin);
2328c2ecf20Sopenharmony_ci			gpio_free(pin);
2338c2ecf20Sopenharmony_ci		}
2348c2ecf20Sopenharmony_ci	} else {
2358c2ecf20Sopenharmony_ci		printk(KERN_ERR "db88f5281_pci_preinit failed to gpio_request %d\n", pin);
2368c2ecf20Sopenharmony_ci	}
2378c2ecf20Sopenharmony_ci}
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_cistatic int __init db88f5281_pci_map_irq(const struct pci_dev *dev, u8 slot,
2408c2ecf20Sopenharmony_ci	u8 pin)
2418c2ecf20Sopenharmony_ci{
2428c2ecf20Sopenharmony_ci	int irq;
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	/*
2458c2ecf20Sopenharmony_ci	 * Check for devices with hard-wired IRQs.
2468c2ecf20Sopenharmony_ci	 */
2478c2ecf20Sopenharmony_ci	irq = orion5x_pci_map_irq(dev, slot, pin);
2488c2ecf20Sopenharmony_ci	if (irq != -1)
2498c2ecf20Sopenharmony_ci		return irq;
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_ci	/*
2528c2ecf20Sopenharmony_ci	 * PCI IRQs are connected via GPIOs.
2538c2ecf20Sopenharmony_ci	 */
2548c2ecf20Sopenharmony_ci	switch (slot - DB88F5281_PCI_SLOT0_OFFS) {
2558c2ecf20Sopenharmony_ci	case 0:
2568c2ecf20Sopenharmony_ci		return gpio_to_irq(DB88F5281_PCI_SLOT0_IRQ_PIN);
2578c2ecf20Sopenharmony_ci	case 1:
2588c2ecf20Sopenharmony_ci	case 2:
2598c2ecf20Sopenharmony_ci		return gpio_to_irq(DB88F5281_PCI_SLOT1_SLOT2_IRQ_PIN);
2608c2ecf20Sopenharmony_ci	default:
2618c2ecf20Sopenharmony_ci		return -1;
2628c2ecf20Sopenharmony_ci	}
2638c2ecf20Sopenharmony_ci}
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_cistatic struct hw_pci db88f5281_pci __initdata = {
2668c2ecf20Sopenharmony_ci	.nr_controllers	= 2,
2678c2ecf20Sopenharmony_ci	.preinit	= db88f5281_pci_preinit,
2688c2ecf20Sopenharmony_ci	.setup		= orion5x_pci_sys_setup,
2698c2ecf20Sopenharmony_ci	.scan		= orion5x_pci_sys_scan_bus,
2708c2ecf20Sopenharmony_ci	.map_irq	= db88f5281_pci_map_irq,
2718c2ecf20Sopenharmony_ci};
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_cistatic int __init db88f5281_pci_init(void)
2748c2ecf20Sopenharmony_ci{
2758c2ecf20Sopenharmony_ci	if (machine_is_db88f5281())
2768c2ecf20Sopenharmony_ci		pci_common_init(&db88f5281_pci);
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	return 0;
2798c2ecf20Sopenharmony_ci}
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_cisubsys_initcall(db88f5281_pci_init);
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci/*****************************************************************************
2848c2ecf20Sopenharmony_ci * Ethernet
2858c2ecf20Sopenharmony_ci ****************************************************************************/
2868c2ecf20Sopenharmony_cistatic struct mv643xx_eth_platform_data db88f5281_eth_data = {
2878c2ecf20Sopenharmony_ci	.phy_addr	= MV643XX_ETH_PHY_ADDR(8),
2888c2ecf20Sopenharmony_ci};
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_ci/*****************************************************************************
2918c2ecf20Sopenharmony_ci * RTC DS1339 on I2C bus
2928c2ecf20Sopenharmony_ci ****************************************************************************/
2938c2ecf20Sopenharmony_cistatic struct i2c_board_info __initdata db88f5281_i2c_rtc = {
2948c2ecf20Sopenharmony_ci	I2C_BOARD_INFO("ds1339", 0x68),
2958c2ecf20Sopenharmony_ci};
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_ci/*****************************************************************************
2988c2ecf20Sopenharmony_ci * General Setup
2998c2ecf20Sopenharmony_ci ****************************************************************************/
3008c2ecf20Sopenharmony_cistatic unsigned int db88f5281_mpp_modes[] __initdata = {
3018c2ecf20Sopenharmony_ci	MPP0_GPIO,		/* USB Over Current */
3028c2ecf20Sopenharmony_ci	MPP1_GPIO,		/* USB Vbat input */
3038c2ecf20Sopenharmony_ci	MPP2_PCI_ARB,		/* PCI_REQn[2] */
3048c2ecf20Sopenharmony_ci	MPP3_PCI_ARB,		/* PCI_GNTn[2] */
3058c2ecf20Sopenharmony_ci	MPP4_PCI_ARB,		/* PCI_REQn[3] */
3068c2ecf20Sopenharmony_ci	MPP5_PCI_ARB,		/* PCI_GNTn[3] */
3078c2ecf20Sopenharmony_ci	MPP6_GPIO,		/* JP0, CON17.2 */
3088c2ecf20Sopenharmony_ci	MPP7_GPIO,		/* JP1, CON17.1 */
3098c2ecf20Sopenharmony_ci	MPP8_GPIO,		/* JP2, CON11.2 */
3108c2ecf20Sopenharmony_ci	MPP9_GPIO,		/* JP3, CON11.3 */
3118c2ecf20Sopenharmony_ci	MPP10_GPIO,		/* RTC int */
3128c2ecf20Sopenharmony_ci	MPP11_GPIO,		/* Baud Rate Generator */
3138c2ecf20Sopenharmony_ci	MPP12_GPIO,		/* PCI int 1 */
3148c2ecf20Sopenharmony_ci	MPP13_GPIO,		/* PCI int 2 */
3158c2ecf20Sopenharmony_ci	MPP14_NAND,		/* NAND_REn[2] */
3168c2ecf20Sopenharmony_ci	MPP15_NAND,		/* NAND_WEn[2] */
3178c2ecf20Sopenharmony_ci	MPP16_UART,		/* UART1_RX */
3188c2ecf20Sopenharmony_ci	MPP17_UART,		/* UART1_TX */
3198c2ecf20Sopenharmony_ci	MPP18_UART,		/* UART1_CTSn */
3208c2ecf20Sopenharmony_ci	MPP19_UART,		/* UART1_RTSn */
3218c2ecf20Sopenharmony_ci	0,
3228c2ecf20Sopenharmony_ci};
3238c2ecf20Sopenharmony_ci
3248c2ecf20Sopenharmony_cistatic void __init db88f5281_init(void)
3258c2ecf20Sopenharmony_ci{
3268c2ecf20Sopenharmony_ci	/*
3278c2ecf20Sopenharmony_ci	 * Basic Orion setup. Need to be called early.
3288c2ecf20Sopenharmony_ci	 */
3298c2ecf20Sopenharmony_ci	orion5x_init();
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_ci	orion5x_mpp_conf(db88f5281_mpp_modes);
3328c2ecf20Sopenharmony_ci	writel(0, MPP_DEV_CTRL);		/* DEV_D[31:16] */
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci	/*
3358c2ecf20Sopenharmony_ci	 * Configure peripherals.
3368c2ecf20Sopenharmony_ci	 */
3378c2ecf20Sopenharmony_ci	orion5x_ehci0_init();
3388c2ecf20Sopenharmony_ci	orion5x_eth_init(&db88f5281_eth_data);
3398c2ecf20Sopenharmony_ci	orion5x_i2c_init();
3408c2ecf20Sopenharmony_ci	orion5x_uart0_init();
3418c2ecf20Sopenharmony_ci	orion5x_uart1_init();
3428c2ecf20Sopenharmony_ci
3438c2ecf20Sopenharmony_ci	mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_BOOT_TARGET,
3448c2ecf20Sopenharmony_ci				    ORION_MBUS_DEVBUS_BOOT_ATTR,
3458c2ecf20Sopenharmony_ci				    DB88F5281_NOR_BOOT_BASE,
3468c2ecf20Sopenharmony_ci				    DB88F5281_NOR_BOOT_SIZE);
3478c2ecf20Sopenharmony_ci	platform_device_register(&db88f5281_boot_flash);
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci	mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_TARGET(0),
3508c2ecf20Sopenharmony_ci				    ORION_MBUS_DEVBUS_ATTR(0),
3518c2ecf20Sopenharmony_ci				    DB88F5281_7SEG_BASE,
3528c2ecf20Sopenharmony_ci				    DB88F5281_7SEG_SIZE);
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_ci	mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_TARGET(1),
3558c2ecf20Sopenharmony_ci				    ORION_MBUS_DEVBUS_ATTR(1),
3568c2ecf20Sopenharmony_ci				    DB88F5281_NOR_BASE,
3578c2ecf20Sopenharmony_ci				    DB88F5281_NOR_SIZE);
3588c2ecf20Sopenharmony_ci	platform_device_register(&db88f5281_nor_flash);
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_ci	mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_TARGET(2),
3618c2ecf20Sopenharmony_ci				    ORION_MBUS_DEVBUS_ATTR(2),
3628c2ecf20Sopenharmony_ci				    DB88F5281_NAND_BASE,
3638c2ecf20Sopenharmony_ci				    DB88F5281_NAND_SIZE);
3648c2ecf20Sopenharmony_ci	platform_device_register(&db88f5281_nand_flash);
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci	i2c_register_board_info(0, &db88f5281_i2c_rtc, 1);
3678c2ecf20Sopenharmony_ci}
3688c2ecf20Sopenharmony_ci
3698c2ecf20Sopenharmony_ciMACHINE_START(DB88F5281, "Marvell Orion-2 Development Board")
3708c2ecf20Sopenharmony_ci	/* Maintainer: Tzachi Perelstein <tzachi@marvell.com> */
3718c2ecf20Sopenharmony_ci	.atag_offset	= 0x100,
3728c2ecf20Sopenharmony_ci	.nr_irqs	= ORION5X_NR_IRQS,
3738c2ecf20Sopenharmony_ci	.init_machine	= db88f5281_init,
3748c2ecf20Sopenharmony_ci	.map_io		= orion5x_map_io,
3758c2ecf20Sopenharmony_ci	.init_early	= orion5x_init_early,
3768c2ecf20Sopenharmony_ci	.init_irq	= orion5x_init_irq,
3778c2ecf20Sopenharmony_ci	.init_time	= orion5x_timer_init,
3788c2ecf20Sopenharmony_ci	.restart	= orion5x_restart,
3798c2ecf20Sopenharmony_ciMACHINE_END
380