18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * OMAP4 Power domains framework
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2009-2011 Texas Instruments, Inc.
68c2ecf20Sopenharmony_ci * Copyright (C) 2009-2011 Nokia Corporation
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Abhijit Pagare (abhijitpagare@ti.com)
98c2ecf20Sopenharmony_ci * Benoit Cousson (b-cousson@ti.com)
108c2ecf20Sopenharmony_ci * Paul Walmsley (paul@pwsan.com)
118c2ecf20Sopenharmony_ci *
128c2ecf20Sopenharmony_ci * This file is automatically generated from the OMAP hardware databases.
138c2ecf20Sopenharmony_ci * We respectfully ask that any modifications to this file be coordinated
148c2ecf20Sopenharmony_ci * with the public linux-omap@vger.kernel.org mailing list and the
158c2ecf20Sopenharmony_ci * authors above to ensure that the autogeneration scripts are kept
168c2ecf20Sopenharmony_ci * up-to-date with the file contents.
178c2ecf20Sopenharmony_ci */
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#include <linux/kernel.h>
208c2ecf20Sopenharmony_ci#include <linux/init.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#include "powerdomain.h"
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#include "prcm-common.h"
258c2ecf20Sopenharmony_ci#include "prcm44xx.h"
268c2ecf20Sopenharmony_ci#include "prm-regbits-44xx.h"
278c2ecf20Sopenharmony_ci#include "prm44xx.h"
288c2ecf20Sopenharmony_ci#include "prcm_mpu44xx.h"
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci/* core_44xx_pwrdm: CORE power domain */
318c2ecf20Sopenharmony_cistatic struct powerdomain core_44xx_pwrdm = {
328c2ecf20Sopenharmony_ci	.name		  = "core_pwrdm",
338c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "core" },
348c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_CORE_INST,
358c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
368c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_RET_ON,
378c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF_RET,
388c2ecf20Sopenharmony_ci	.banks		  = 5,
398c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
408c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* core_nret_bank */
418c2ecf20Sopenharmony_ci		[1] = PWRSTS_RET,	/* core_ocmram */
428c2ecf20Sopenharmony_ci		[2] = PWRSTS_RET,	/* core_other_bank */
438c2ecf20Sopenharmony_ci		[3] = PWRSTS_OFF_RET,	/* ducati_l2ram */
448c2ecf20Sopenharmony_ci		[4] = PWRSTS_OFF_RET,	/* ducati_unicache */
458c2ecf20Sopenharmony_ci	},
468c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
478c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* core_nret_bank */
488c2ecf20Sopenharmony_ci		[1] = PWRSTS_ON,	/* core_ocmram */
498c2ecf20Sopenharmony_ci		[2] = PWRSTS_ON,	/* core_other_bank */
508c2ecf20Sopenharmony_ci		[3] = PWRSTS_ON,	/* ducati_l2ram */
518c2ecf20Sopenharmony_ci		[4] = PWRSTS_ON,	/* ducati_unicache */
528c2ecf20Sopenharmony_ci	},
538c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
548c2ecf20Sopenharmony_ci};
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci/* gfx_44xx_pwrdm: 3D accelerator power domain */
578c2ecf20Sopenharmony_cistatic struct powerdomain gfx_44xx_pwrdm = {
588c2ecf20Sopenharmony_ci	.name		  = "gfx_pwrdm",
598c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "core" },
608c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_GFX_INST,
618c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
628c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_ON,
638c2ecf20Sopenharmony_ci	.banks		  = 1,
648c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
658c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* gfx_mem */
668c2ecf20Sopenharmony_ci	},
678c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
688c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* gfx_mem */
698c2ecf20Sopenharmony_ci	},
708c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
718c2ecf20Sopenharmony_ci};
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci/* abe_44xx_pwrdm: Audio back end power domain */
748c2ecf20Sopenharmony_cistatic struct powerdomain abe_44xx_pwrdm = {
758c2ecf20Sopenharmony_ci	.name		  = "abe_pwrdm",
768c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "iva" },
778c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_ABE_INST,
788c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
798c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_RET_ON,
808c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF,
818c2ecf20Sopenharmony_ci	.banks		  = 2,
828c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
838c2ecf20Sopenharmony_ci		[0] = PWRSTS_RET,	/* aessmem */
848c2ecf20Sopenharmony_ci		[1] = PWRSTS_OFF,	/* periphmem */
858c2ecf20Sopenharmony_ci	},
868c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
878c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* aessmem */
888c2ecf20Sopenharmony_ci		[1] = PWRSTS_ON,	/* periphmem */
898c2ecf20Sopenharmony_ci	},
908c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
918c2ecf20Sopenharmony_ci};
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci/* dss_44xx_pwrdm: Display subsystem power domain */
948c2ecf20Sopenharmony_cistatic struct powerdomain dss_44xx_pwrdm = {
958c2ecf20Sopenharmony_ci	.name		  = "dss_pwrdm",
968c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "core" },
978c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_DSS_INST,
988c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
998c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_RET_ON,
1008c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF,
1018c2ecf20Sopenharmony_ci	.banks		  = 1,
1028c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
1038c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* dss_mem */
1048c2ecf20Sopenharmony_ci	},
1058c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
1068c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* dss_mem */
1078c2ecf20Sopenharmony_ci	},
1088c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
1098c2ecf20Sopenharmony_ci};
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci/* tesla_44xx_pwrdm: Tesla processor power domain */
1128c2ecf20Sopenharmony_cistatic struct powerdomain tesla_44xx_pwrdm = {
1138c2ecf20Sopenharmony_ci	.name		  = "tesla_pwrdm",
1148c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "iva" },
1158c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_TESLA_INST,
1168c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
1178c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_RET_ON,
1188c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF_RET,
1198c2ecf20Sopenharmony_ci	.banks		  = 3,
1208c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
1218c2ecf20Sopenharmony_ci		[0] = PWRSTS_RET,	/* tesla_edma */
1228c2ecf20Sopenharmony_ci		[1] = PWRSTS_OFF_RET,	/* tesla_l1 */
1238c2ecf20Sopenharmony_ci		[2] = PWRSTS_OFF_RET,	/* tesla_l2 */
1248c2ecf20Sopenharmony_ci	},
1258c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
1268c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* tesla_edma */
1278c2ecf20Sopenharmony_ci		[1] = PWRSTS_ON,	/* tesla_l1 */
1288c2ecf20Sopenharmony_ci		[2] = PWRSTS_ON,	/* tesla_l2 */
1298c2ecf20Sopenharmony_ci	},
1308c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
1318c2ecf20Sopenharmony_ci};
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci/* wkup_44xx_pwrdm: Wake-up power domain */
1348c2ecf20Sopenharmony_cistatic struct powerdomain wkup_44xx_pwrdm = {
1358c2ecf20Sopenharmony_ci	.name		  = "wkup_pwrdm",
1368c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "wakeup" },
1378c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_WKUP_INST,
1388c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
1398c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_ON,
1408c2ecf20Sopenharmony_ci	.banks		  = 1,
1418c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
1428c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* wkup_bank */
1438c2ecf20Sopenharmony_ci	},
1448c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
1458c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* wkup_bank */
1468c2ecf20Sopenharmony_ci	},
1478c2ecf20Sopenharmony_ci};
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci/* cpu0_44xx_pwrdm: MPU0 processor and Neon coprocessor power domain */
1508c2ecf20Sopenharmony_cistatic struct powerdomain cpu0_44xx_pwrdm = {
1518c2ecf20Sopenharmony_ci	.name		  = "cpu0_pwrdm",
1528c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "mpu" },
1538c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRCM_MPU_CPU0_INST,
1548c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRCM_MPU_PARTITION,
1558c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_RET_ON,
1568c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF_RET,
1578c2ecf20Sopenharmony_ci	.banks		  = 1,
1588c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
1598c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF_RET,	/* cpu0_l1 */
1608c2ecf20Sopenharmony_ci	},
1618c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
1628c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* cpu0_l1 */
1638c2ecf20Sopenharmony_ci	},
1648c2ecf20Sopenharmony_ci};
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci/* cpu1_44xx_pwrdm: MPU1 processor and Neon coprocessor power domain */
1678c2ecf20Sopenharmony_cistatic struct powerdomain cpu1_44xx_pwrdm = {
1688c2ecf20Sopenharmony_ci	.name		  = "cpu1_pwrdm",
1698c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "mpu" },
1708c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRCM_MPU_CPU1_INST,
1718c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRCM_MPU_PARTITION,
1728c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_RET_ON,
1738c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF_RET,
1748c2ecf20Sopenharmony_ci	.banks		  = 1,
1758c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
1768c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF_RET,	/* cpu1_l1 */
1778c2ecf20Sopenharmony_ci	},
1788c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
1798c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* cpu1_l1 */
1808c2ecf20Sopenharmony_ci	},
1818c2ecf20Sopenharmony_ci};
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_ci/* emu_44xx_pwrdm: Emulation power domain */
1848c2ecf20Sopenharmony_cistatic struct powerdomain emu_44xx_pwrdm = {
1858c2ecf20Sopenharmony_ci	.name		  = "emu_pwrdm",
1868c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "wakeup" },
1878c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_EMU_INST,
1888c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
1898c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_ON,
1908c2ecf20Sopenharmony_ci	.banks		  = 1,
1918c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
1928c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* emu_bank */
1938c2ecf20Sopenharmony_ci	},
1948c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
1958c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* emu_bank */
1968c2ecf20Sopenharmony_ci	},
1978c2ecf20Sopenharmony_ci};
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci/* mpu_44xx_pwrdm: Modena processor and the Neon coprocessor power domain */
2008c2ecf20Sopenharmony_cistatic struct powerdomain mpu_44xx_pwrdm = {
2018c2ecf20Sopenharmony_ci	.name		  = "mpu_pwrdm",
2028c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "mpu" },
2038c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_MPU_INST,
2048c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
2058c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_RET_ON,
2068c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF_RET,
2078c2ecf20Sopenharmony_ci	.banks		  = 3,
2088c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
2098c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF_RET,	/* mpu_l1 */
2108c2ecf20Sopenharmony_ci		[1] = PWRSTS_OFF_RET,	/* mpu_l2 */
2118c2ecf20Sopenharmony_ci		[2] = PWRSTS_RET,	/* mpu_ram */
2128c2ecf20Sopenharmony_ci	},
2138c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
2148c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* mpu_l1 */
2158c2ecf20Sopenharmony_ci		[1] = PWRSTS_ON,	/* mpu_l2 */
2168c2ecf20Sopenharmony_ci		[2] = PWRSTS_ON,	/* mpu_ram */
2178c2ecf20Sopenharmony_ci	},
2188c2ecf20Sopenharmony_ci};
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci/* ivahd_44xx_pwrdm: IVA-HD power domain */
2218c2ecf20Sopenharmony_cistatic struct powerdomain ivahd_44xx_pwrdm = {
2228c2ecf20Sopenharmony_ci	.name		  = "ivahd_pwrdm",
2238c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "iva" },
2248c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_IVAHD_INST,
2258c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
2268c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_RET_ON,
2278c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF,
2288c2ecf20Sopenharmony_ci	.banks		  = 4,
2298c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
2308c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* hwa_mem */
2318c2ecf20Sopenharmony_ci		[1] = PWRSTS_OFF_RET,	/* sl2_mem */
2328c2ecf20Sopenharmony_ci		[2] = PWRSTS_OFF_RET,	/* tcm1_mem */
2338c2ecf20Sopenharmony_ci		[3] = PWRSTS_OFF_RET,	/* tcm2_mem */
2348c2ecf20Sopenharmony_ci	},
2358c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
2368c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* hwa_mem */
2378c2ecf20Sopenharmony_ci		[1] = PWRSTS_ON,	/* sl2_mem */
2388c2ecf20Sopenharmony_ci		[2] = PWRSTS_ON,	/* tcm1_mem */
2398c2ecf20Sopenharmony_ci		[3] = PWRSTS_ON,	/* tcm2_mem */
2408c2ecf20Sopenharmony_ci	},
2418c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
2428c2ecf20Sopenharmony_ci};
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci/* cam_44xx_pwrdm: Camera subsystem power domain */
2458c2ecf20Sopenharmony_cistatic struct powerdomain cam_44xx_pwrdm = {
2468c2ecf20Sopenharmony_ci	.name		  = "cam_pwrdm",
2478c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "core" },
2488c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_CAM_INST,
2498c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
2508c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_ON,
2518c2ecf20Sopenharmony_ci	.banks		  = 1,
2528c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
2538c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* cam_mem */
2548c2ecf20Sopenharmony_ci	},
2558c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
2568c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* cam_mem */
2578c2ecf20Sopenharmony_ci	},
2588c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
2598c2ecf20Sopenharmony_ci};
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_ci/* l3init_44xx_pwrdm: L3 initators pheripherals power domain  */
2628c2ecf20Sopenharmony_cistatic struct powerdomain l3init_44xx_pwrdm = {
2638c2ecf20Sopenharmony_ci	.name		  = "l3init_pwrdm",
2648c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "core" },
2658c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_L3INIT_INST,
2668c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
2678c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_RET_ON,
2688c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF_RET,
2698c2ecf20Sopenharmony_ci	.banks		  = 1,
2708c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
2718c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* l3init_bank1 */
2728c2ecf20Sopenharmony_ci	},
2738c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
2748c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* l3init_bank1 */
2758c2ecf20Sopenharmony_ci	},
2768c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
2778c2ecf20Sopenharmony_ci};
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci/* l4per_44xx_pwrdm: Target peripherals power domain */
2808c2ecf20Sopenharmony_cistatic struct powerdomain l4per_44xx_pwrdm = {
2818c2ecf20Sopenharmony_ci	.name		  = "l4per_pwrdm",
2828c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "core" },
2838c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_L4PER_INST,
2848c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
2858c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_RET_ON,
2868c2ecf20Sopenharmony_ci	.pwrsts_logic_ret = PWRSTS_OFF_RET,
2878c2ecf20Sopenharmony_ci	.banks		  = 2,
2888c2ecf20Sopenharmony_ci	.pwrsts_mem_ret	= {
2898c2ecf20Sopenharmony_ci		[0] = PWRSTS_OFF,	/* nonretained_bank */
2908c2ecf20Sopenharmony_ci		[1] = PWRSTS_RET,	/* retained_bank */
2918c2ecf20Sopenharmony_ci	},
2928c2ecf20Sopenharmony_ci	.pwrsts_mem_on	= {
2938c2ecf20Sopenharmony_ci		[0] = PWRSTS_ON,	/* nonretained_bank */
2948c2ecf20Sopenharmony_ci		[1] = PWRSTS_ON,	/* retained_bank */
2958c2ecf20Sopenharmony_ci	},
2968c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
2978c2ecf20Sopenharmony_ci};
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_ci/*
3008c2ecf20Sopenharmony_ci * always_on_core_44xx_pwrdm: Always ON logic that sits in VDD_CORE voltage
3018c2ecf20Sopenharmony_ci * domain
3028c2ecf20Sopenharmony_ci */
3038c2ecf20Sopenharmony_cistatic struct powerdomain always_on_core_44xx_pwrdm = {
3048c2ecf20Sopenharmony_ci	.name		  = "always_on_core_pwrdm",
3058c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "core" },
3068c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_ALWAYS_ON_INST,
3078c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
3088c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_ON,
3098c2ecf20Sopenharmony_ci};
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci/* cefuse_44xx_pwrdm: Customer efuse controller power domain */
3128c2ecf20Sopenharmony_cistatic struct powerdomain cefuse_44xx_pwrdm = {
3138c2ecf20Sopenharmony_ci	.name		  = "cefuse_pwrdm",
3148c2ecf20Sopenharmony_ci	.voltdm		  = { .name = "core" },
3158c2ecf20Sopenharmony_ci	.prcm_offs	  = OMAP4430_PRM_CEFUSE_INST,
3168c2ecf20Sopenharmony_ci	.prcm_partition	  = OMAP4430_PRM_PARTITION,
3178c2ecf20Sopenharmony_ci	.pwrsts		  = PWRSTS_OFF_ON,
3188c2ecf20Sopenharmony_ci	.flags		  = PWRDM_HAS_LOWPOWERSTATECHANGE,
3198c2ecf20Sopenharmony_ci};
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_ci/*
3228c2ecf20Sopenharmony_ci * The following power domains are not under SW control
3238c2ecf20Sopenharmony_ci *
3248c2ecf20Sopenharmony_ci * always_on_iva
3258c2ecf20Sopenharmony_ci * always_on_mpu
3268c2ecf20Sopenharmony_ci * stdefuse
3278c2ecf20Sopenharmony_ci */
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci/* As powerdomains are added or removed above, this list must also be changed */
3308c2ecf20Sopenharmony_cistatic struct powerdomain *powerdomains_omap44xx[] __initdata = {
3318c2ecf20Sopenharmony_ci	&core_44xx_pwrdm,
3328c2ecf20Sopenharmony_ci	&gfx_44xx_pwrdm,
3338c2ecf20Sopenharmony_ci	&abe_44xx_pwrdm,
3348c2ecf20Sopenharmony_ci	&dss_44xx_pwrdm,
3358c2ecf20Sopenharmony_ci	&tesla_44xx_pwrdm,
3368c2ecf20Sopenharmony_ci	&wkup_44xx_pwrdm,
3378c2ecf20Sopenharmony_ci	&cpu0_44xx_pwrdm,
3388c2ecf20Sopenharmony_ci	&cpu1_44xx_pwrdm,
3398c2ecf20Sopenharmony_ci	&emu_44xx_pwrdm,
3408c2ecf20Sopenharmony_ci	&mpu_44xx_pwrdm,
3418c2ecf20Sopenharmony_ci	&ivahd_44xx_pwrdm,
3428c2ecf20Sopenharmony_ci	&cam_44xx_pwrdm,
3438c2ecf20Sopenharmony_ci	&l3init_44xx_pwrdm,
3448c2ecf20Sopenharmony_ci	&l4per_44xx_pwrdm,
3458c2ecf20Sopenharmony_ci	&always_on_core_44xx_pwrdm,
3468c2ecf20Sopenharmony_ci	&cefuse_44xx_pwrdm,
3478c2ecf20Sopenharmony_ci	NULL
3488c2ecf20Sopenharmony_ci};
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_civoid __init omap44xx_powerdomains_init(void)
3518c2ecf20Sopenharmony_ci{
3528c2ecf20Sopenharmony_ci	pwrdm_register_platform_funcs(&omap4_pwrdm_operations);
3538c2ecf20Sopenharmony_ci	pwrdm_register_pwrdms(powerdomains_omap44xx);
3548c2ecf20Sopenharmony_ci	pwrdm_complete_init();
3558c2ecf20Sopenharmony_ci}
356