18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * DM81xx hwmod data. 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright (C) 2010 Texas Instruments, Inc. - https://www.ti.com/ 58c2ecf20Sopenharmony_ci * Copyright (C) 2013 SKTB SKiT, http://www.skitlab.ru/ 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or 88c2ecf20Sopenharmony_ci * modify it under the terms of the GNU General Public License as 98c2ecf20Sopenharmony_ci * published by the Free Software Foundation version 2. 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * This program is distributed "as is" WITHOUT ANY WARRANTY of any 128c2ecf20Sopenharmony_ci * kind, whether express or implied; without even the implied warranty 138c2ecf20Sopenharmony_ci * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 148c2ecf20Sopenharmony_ci * GNU General Public License for more details. 158c2ecf20Sopenharmony_ci * 168c2ecf20Sopenharmony_ci */ 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci#include <linux/types.h> 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#include <linux/platform_data/hsmmc-omap.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#include "omap_hwmod_common_data.h" 238c2ecf20Sopenharmony_ci#include "cm81xx.h" 248c2ecf20Sopenharmony_ci#include "ti81xx.h" 258c2ecf20Sopenharmony_ci#include "wd_timer.h" 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci/* 288c2ecf20Sopenharmony_ci * DM816X hardware modules integration data 298c2ecf20Sopenharmony_ci * 308c2ecf20Sopenharmony_ci * Note: This is incomplete and at present, not generated from h/w database. 318c2ecf20Sopenharmony_ci */ 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci/* 348c2ecf20Sopenharmony_ci * Common alwon .clkctrl_offs from dm814x TRM "Table 2-278. CM_ALWON REGISTERS" 358c2ecf20Sopenharmony_ci * also dm816x TRM 18.7.17 CM_ALWON device register values minus 0x1400. 368c2ecf20Sopenharmony_ci */ 378c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_MCASP0_CLKCTRL 0x140 388c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_MCASP1_CLKCTRL 0x144 398c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_MCASP2_CLKCTRL 0x148 408c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_MCBSP_CLKCTRL 0x14c 418c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_UART_0_CLKCTRL 0x150 428c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_UART_1_CLKCTRL 0x154 438c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_UART_2_CLKCTRL 0x158 448c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_GPIO_0_CLKCTRL 0x15c 458c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_GPIO_1_CLKCTRL 0x160 468c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_I2C_0_CLKCTRL 0x164 478c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_I2C_1_CLKCTRL 0x168 488c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_WDTIMER_CLKCTRL 0x18c 498c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_SPI_CLKCTRL 0x190 508c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_MAILBOX_CLKCTRL 0x194 518c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_SPINBOX_CLKCTRL 0x198 528c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_MMUDATA_CLKCTRL 0x19c 538c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_MMUCFG_CLKCTRL 0x1a8 548c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_CONTROL_CLKCTRL 0x1c4 558c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_GPMC_CLKCTRL 0x1d0 568c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL 0x1d4 578c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_L3_CLKCTRL 0x1e4 588c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_L4HS_CLKCTRL 0x1e8 598c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_L4LS_CLKCTRL 0x1ec 608c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_RTC_CLKCTRL 0x1f0 618c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_TPCC_CLKCTRL 0x1f4 628c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_TPTC0_CLKCTRL 0x1f8 638c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_TPTC1_CLKCTRL 0x1fc 648c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_TPTC2_CLKCTRL 0x200 658c2ecf20Sopenharmony_ci#define DM81XX_CM_ALWON_TPTC3_CLKCTRL 0x204 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci/* Registers specific to dm814x */ 688c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_MCASP_3_4_5_CLKCTRL 0x16c 698c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_ATL_CLKCTRL 0x170 708c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_MLB_CLKCTRL 0x174 718c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_PATA_CLKCTRL 0x178 728c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_UART_3_CLKCTRL 0x180 738c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_UART_4_CLKCTRL 0x184 748c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_UART_5_CLKCTRL 0x188 758c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_OCM_0_CLKCTRL 0x1b4 768c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_VCP_CLKCTRL 0x1b8 778c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_MPU_CLKCTRL 0x1dc 788c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_DEBUGSS_CLKCTRL 0x1e0 798c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_DCAN_0_1_CLKCTRL 0x218 808c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_MMCHS_0_CLKCTRL 0x21c 818c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_MMCHS_1_CLKCTRL 0x220 828c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_MMCHS_2_CLKCTRL 0x224 838c2ecf20Sopenharmony_ci#define DM814X_CM_ALWON_CUST_EFUSE_CLKCTRL 0x228 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci/* Registers specific to dm816x */ 868c2ecf20Sopenharmony_ci#define DM816X_DM_ALWON_BASE 0x1400 878c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_TIMER_1_CLKCTRL (0x1570 - DM816X_DM_ALWON_BASE) 888c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_TIMER_2_CLKCTRL (0x1574 - DM816X_DM_ALWON_BASE) 898c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_TIMER_3_CLKCTRL (0x1578 - DM816X_DM_ALWON_BASE) 908c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_TIMER_4_CLKCTRL (0x157c - DM816X_DM_ALWON_BASE) 918c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_TIMER_5_CLKCTRL (0x1580 - DM816X_DM_ALWON_BASE) 928c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_TIMER_6_CLKCTRL (0x1584 - DM816X_DM_ALWON_BASE) 938c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_TIMER_7_CLKCTRL (0x1588 - DM816X_DM_ALWON_BASE) 948c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_SDIO_CLKCTRL (0x15b0 - DM816X_DM_ALWON_BASE) 958c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_OCMC_0_CLKCTRL (0x15b4 - DM816X_DM_ALWON_BASE) 968c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_OCMC_1_CLKCTRL (0x15b8 - DM816X_DM_ALWON_BASE) 978c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_ETHERNET_1_CLKCTRL (0x15d8 - DM816X_DM_ALWON_BASE) 988c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_MPU_CLKCTRL (0x15dc - DM816X_DM_ALWON_BASE) 998c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_SR_0_CLKCTRL (0x1608 - DM816X_DM_ALWON_BASE) 1008c2ecf20Sopenharmony_ci#define DM816X_CM_ALWON_SR_1_CLKCTRL (0x160c - DM816X_DM_ALWON_BASE) 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ci/* 1038c2ecf20Sopenharmony_ci * The default .clkctrl_offs field is offset from CM_DEFAULT, that's 1048c2ecf20Sopenharmony_ci * TRM 18.7.6 CM_DEFAULT device register values minus 0x500 1058c2ecf20Sopenharmony_ci */ 1068c2ecf20Sopenharmony_ci#define DM81XX_CM_DEFAULT_OFFSET 0x500 1078c2ecf20Sopenharmony_ci#define DM81XX_CM_DEFAULT_USB_CLKCTRL (0x558 - DM81XX_CM_DEFAULT_OFFSET) 1088c2ecf20Sopenharmony_ci#define DM81XX_CM_DEFAULT_SATA_CLKCTRL (0x560 - DM81XX_CM_DEFAULT_OFFSET) 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci/* L3 Interconnect entries clocked at 125, 250 and 500MHz */ 1118c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_alwon_l3_slow_hwmod = { 1128c2ecf20Sopenharmony_ci .name = "alwon_l3_slow", 1138c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 1148c2ecf20Sopenharmony_ci .class = &l3_hwmod_class, 1158c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 1168c2ecf20Sopenharmony_ci}; 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_default_l3_slow_hwmod = { 1198c2ecf20Sopenharmony_ci .name = "default_l3_slow", 1208c2ecf20Sopenharmony_ci .clkdm_name = "default_l3_slow_clkdm", 1218c2ecf20Sopenharmony_ci .class = &l3_hwmod_class, 1228c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 1238c2ecf20Sopenharmony_ci}; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_alwon_l3_med_hwmod = { 1268c2ecf20Sopenharmony_ci .name = "l3_med", 1278c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3_med_clkdm", 1288c2ecf20Sopenharmony_ci .class = &l3_hwmod_class, 1298c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 1308c2ecf20Sopenharmony_ci}; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci/* 1338c2ecf20Sopenharmony_ci * L4 standard peripherals, see TRM table 1-12 for devices using this. 1348c2ecf20Sopenharmony_ci * See TRM table 1-73 for devices using the 125MHz SYSCLK6 clock. 1358c2ecf20Sopenharmony_ci */ 1368c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_l4_ls_hwmod = { 1378c2ecf20Sopenharmony_ci .name = "l4_ls", 1388c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 1398c2ecf20Sopenharmony_ci .class = &l4_hwmod_class, 1408c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 1418c2ecf20Sopenharmony_ci}; 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci/* 1448c2ecf20Sopenharmony_ci * L4 high-speed peripherals. For devices using this, please see the TRM 1458c2ecf20Sopenharmony_ci * table 1-13. On dm816x, only EMAC, MDIO and SATA use this. See also TRM 1468c2ecf20Sopenharmony_ci * table 1-73 for devices using 250MHz SYSCLK5 clock. 1478c2ecf20Sopenharmony_ci */ 1488c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_l4_hs_hwmod = { 1498c2ecf20Sopenharmony_ci .name = "l4_hs", 1508c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3_med_clkdm", 1518c2ecf20Sopenharmony_ci .class = &l4_hwmod_class, 1528c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 1538c2ecf20Sopenharmony_ci}; 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci/* L3 slow -> L4 ls peripheral interface running at 125MHz */ 1568c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_ls = { 1578c2ecf20Sopenharmony_ci .master = &dm81xx_alwon_l3_slow_hwmod, 1588c2ecf20Sopenharmony_ci .slave = &dm81xx_l4_ls_hwmod, 1598c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 1608c2ecf20Sopenharmony_ci}; 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci/* L3 med -> L4 fast peripheral interface running at 250MHz */ 1638c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_hs = { 1648c2ecf20Sopenharmony_ci .master = &dm81xx_alwon_l3_med_hwmod, 1658c2ecf20Sopenharmony_ci .slave = &dm81xx_l4_hs_hwmod, 1668c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 1678c2ecf20Sopenharmony_ci}; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci/* MPU */ 1708c2ecf20Sopenharmony_cistatic struct omap_hwmod dm814x_mpu_hwmod = { 1718c2ecf20Sopenharmony_ci .name = "mpu", 1728c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 1738c2ecf20Sopenharmony_ci .class = &mpu_hwmod_class, 1748c2ecf20Sopenharmony_ci .flags = HWMOD_INIT_NO_IDLE, 1758c2ecf20Sopenharmony_ci .main_clk = "mpu_ck", 1768c2ecf20Sopenharmony_ci .prcm = { 1778c2ecf20Sopenharmony_ci .omap4 = { 1788c2ecf20Sopenharmony_ci .clkctrl_offs = DM814X_CM_ALWON_MPU_CLKCTRL, 1798c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 1808c2ecf20Sopenharmony_ci }, 1818c2ecf20Sopenharmony_ci }, 1828c2ecf20Sopenharmony_ci}; 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_slow = { 1858c2ecf20Sopenharmony_ci .master = &dm814x_mpu_hwmod, 1868c2ecf20Sopenharmony_ci .slave = &dm81xx_alwon_l3_slow_hwmod, 1878c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 1888c2ecf20Sopenharmony_ci}; 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_ci/* L3 med peripheral interface running at 200MHz */ 1918c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_med = { 1928c2ecf20Sopenharmony_ci .master = &dm814x_mpu_hwmod, 1938c2ecf20Sopenharmony_ci .slave = &dm81xx_alwon_l3_med_hwmod, 1948c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 1958c2ecf20Sopenharmony_ci}; 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_mpu_hwmod = { 1988c2ecf20Sopenharmony_ci .name = "mpu", 1998c2ecf20Sopenharmony_ci .clkdm_name = "alwon_mpu_clkdm", 2008c2ecf20Sopenharmony_ci .class = &mpu_hwmod_class, 2018c2ecf20Sopenharmony_ci .flags = HWMOD_INIT_NO_IDLE, 2028c2ecf20Sopenharmony_ci .main_clk = "mpu_ck", 2038c2ecf20Sopenharmony_ci .prcm = { 2048c2ecf20Sopenharmony_ci .omap4 = { 2058c2ecf20Sopenharmony_ci .clkctrl_offs = DM816X_CM_ALWON_MPU_CLKCTRL, 2068c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 2078c2ecf20Sopenharmony_ci }, 2088c2ecf20Sopenharmony_ci }, 2098c2ecf20Sopenharmony_ci}; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_slow = { 2128c2ecf20Sopenharmony_ci .master = &dm816x_mpu_hwmod, 2138c2ecf20Sopenharmony_ci .slave = &dm81xx_alwon_l3_slow_hwmod, 2148c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 2158c2ecf20Sopenharmony_ci}; 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci/* L3 med peripheral interface running at 250MHz */ 2188c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_med = { 2198c2ecf20Sopenharmony_ci .master = &dm816x_mpu_hwmod, 2208c2ecf20Sopenharmony_ci .slave = &dm81xx_alwon_l3_med_hwmod, 2218c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 2228c2ecf20Sopenharmony_ci}; 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci/* RTC */ 2258c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig ti81xx_rtc_sysc = { 2268c2ecf20Sopenharmony_ci .rev_offs = 0x74, 2278c2ecf20Sopenharmony_ci .sysc_offs = 0x78, 2288c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_SIDLEMODE, 2298c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | 2308c2ecf20Sopenharmony_ci SIDLE_SMART | SIDLE_SMART_WKUP, 2318c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type3, 2328c2ecf20Sopenharmony_ci}; 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_cistatic struct omap_hwmod_class ti81xx_rtc_hwmod_class = { 2358c2ecf20Sopenharmony_ci .name = "rtc", 2368c2ecf20Sopenharmony_ci .sysc = &ti81xx_rtc_sysc, 2378c2ecf20Sopenharmony_ci}; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_cistatic struct omap_hwmod ti81xx_rtc_hwmod = { 2408c2ecf20Sopenharmony_ci .name = "rtc", 2418c2ecf20Sopenharmony_ci .class = &ti81xx_rtc_hwmod_class, 2428c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 2438c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 2448c2ecf20Sopenharmony_ci .main_clk = "sysclk18_ck", 2458c2ecf20Sopenharmony_ci .prcm = { 2468c2ecf20Sopenharmony_ci .omap4 = { 2478c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_RTC_CLKCTRL, 2488c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 2498c2ecf20Sopenharmony_ci }, 2508c2ecf20Sopenharmony_ci }, 2518c2ecf20Sopenharmony_ci}; 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if ti81xx_l4_ls__rtc = { 2548c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 2558c2ecf20Sopenharmony_ci .slave = &ti81xx_rtc_hwmod, 2568c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 2578c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 2588c2ecf20Sopenharmony_ci}; 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci/* UART common */ 2618c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig uart_sysc = { 2628c2ecf20Sopenharmony_ci .rev_offs = 0x50, 2638c2ecf20Sopenharmony_ci .sysc_offs = 0x54, 2648c2ecf20Sopenharmony_ci .syss_offs = 0x58, 2658c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE | 2668c2ecf20Sopenharmony_ci SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE | 2678c2ecf20Sopenharmony_ci SYSS_HAS_RESET_STATUS, 2688c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | 2698c2ecf20Sopenharmony_ci MSTANDBY_SMART_WKUP, 2708c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 2718c2ecf20Sopenharmony_ci}; 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_cistatic struct omap_hwmod_class uart_class = { 2748c2ecf20Sopenharmony_ci .name = "uart", 2758c2ecf20Sopenharmony_ci .sysc = &uart_sysc, 2768c2ecf20Sopenharmony_ci}; 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_uart1_hwmod = { 2798c2ecf20Sopenharmony_ci .name = "uart1", 2808c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 2818c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 2828c2ecf20Sopenharmony_ci .prcm = { 2838c2ecf20Sopenharmony_ci .omap4 = { 2848c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_UART_0_CLKCTRL, 2858c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 2868c2ecf20Sopenharmony_ci }, 2878c2ecf20Sopenharmony_ci }, 2888c2ecf20Sopenharmony_ci .class = &uart_class, 2898c2ecf20Sopenharmony_ci .flags = DEBUG_TI81XXUART1_FLAGS, 2908c2ecf20Sopenharmony_ci}; 2918c2ecf20Sopenharmony_ci 2928c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__uart1 = { 2938c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 2948c2ecf20Sopenharmony_ci .slave = &dm81xx_uart1_hwmod, 2958c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 2968c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 2978c2ecf20Sopenharmony_ci}; 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_uart2_hwmod = { 3008c2ecf20Sopenharmony_ci .name = "uart2", 3018c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 3028c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 3038c2ecf20Sopenharmony_ci .prcm = { 3048c2ecf20Sopenharmony_ci .omap4 = { 3058c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_UART_1_CLKCTRL, 3068c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 3078c2ecf20Sopenharmony_ci }, 3088c2ecf20Sopenharmony_ci }, 3098c2ecf20Sopenharmony_ci .class = &uart_class, 3108c2ecf20Sopenharmony_ci .flags = DEBUG_TI81XXUART2_FLAGS, 3118c2ecf20Sopenharmony_ci}; 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__uart2 = { 3148c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 3158c2ecf20Sopenharmony_ci .slave = &dm81xx_uart2_hwmod, 3168c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 3178c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 3188c2ecf20Sopenharmony_ci}; 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_uart3_hwmod = { 3218c2ecf20Sopenharmony_ci .name = "uart3", 3228c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 3238c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 3248c2ecf20Sopenharmony_ci .prcm = { 3258c2ecf20Sopenharmony_ci .omap4 = { 3268c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_UART_2_CLKCTRL, 3278c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 3288c2ecf20Sopenharmony_ci }, 3298c2ecf20Sopenharmony_ci }, 3308c2ecf20Sopenharmony_ci .class = &uart_class, 3318c2ecf20Sopenharmony_ci .flags = DEBUG_TI81XXUART3_FLAGS, 3328c2ecf20Sopenharmony_ci}; 3338c2ecf20Sopenharmony_ci 3348c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__uart3 = { 3358c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 3368c2ecf20Sopenharmony_ci .slave = &dm81xx_uart3_hwmod, 3378c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 3388c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 3398c2ecf20Sopenharmony_ci}; 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig wd_timer_sysc = { 3428c2ecf20Sopenharmony_ci .rev_offs = 0x0, 3438c2ecf20Sopenharmony_ci .sysc_offs = 0x10, 3448c2ecf20Sopenharmony_ci .syss_offs = 0x14, 3458c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET | 3468c2ecf20Sopenharmony_ci SYSS_HAS_RESET_STATUS, 3478c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 3488c2ecf20Sopenharmony_ci}; 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_cistatic struct omap_hwmod_class wd_timer_class = { 3518c2ecf20Sopenharmony_ci .name = "wd_timer", 3528c2ecf20Sopenharmony_ci .sysc = &wd_timer_sysc, 3538c2ecf20Sopenharmony_ci .pre_shutdown = &omap2_wd_timer_disable, 3548c2ecf20Sopenharmony_ci .reset = &omap2_wd_timer_reset, 3558c2ecf20Sopenharmony_ci}; 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_wd_timer_hwmod = { 3588c2ecf20Sopenharmony_ci .name = "wd_timer", 3598c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 3608c2ecf20Sopenharmony_ci .main_clk = "sysclk18_ck", 3618c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 3628c2ecf20Sopenharmony_ci .prcm = { 3638c2ecf20Sopenharmony_ci .omap4 = { 3648c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_WDTIMER_CLKCTRL, 3658c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 3668c2ecf20Sopenharmony_ci }, 3678c2ecf20Sopenharmony_ci }, 3688c2ecf20Sopenharmony_ci .class = &wd_timer_class, 3698c2ecf20Sopenharmony_ci}; 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__wd_timer1 = { 3728c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 3738c2ecf20Sopenharmony_ci .slave = &dm81xx_wd_timer_hwmod, 3748c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 3758c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 3768c2ecf20Sopenharmony_ci}; 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_ci/* I2C common */ 3798c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig i2c_sysc = { 3808c2ecf20Sopenharmony_ci .rev_offs = 0x0, 3818c2ecf20Sopenharmony_ci .sysc_offs = 0x10, 3828c2ecf20Sopenharmony_ci .syss_offs = 0x90, 3838c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_SIDLEMODE | 3848c2ecf20Sopenharmony_ci SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | 3858c2ecf20Sopenharmony_ci SYSC_HAS_AUTOIDLE, 3868c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART, 3878c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 3888c2ecf20Sopenharmony_ci}; 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_cistatic struct omap_hwmod_class i2c_class = { 3918c2ecf20Sopenharmony_ci .name = "i2c", 3928c2ecf20Sopenharmony_ci .sysc = &i2c_sysc, 3938c2ecf20Sopenharmony_ci}; 3948c2ecf20Sopenharmony_ci 3958c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_i2c1_hwmod = { 3968c2ecf20Sopenharmony_ci .name = "i2c1", 3978c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 3988c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 3998c2ecf20Sopenharmony_ci .prcm = { 4008c2ecf20Sopenharmony_ci .omap4 = { 4018c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_I2C_0_CLKCTRL, 4028c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 4038c2ecf20Sopenharmony_ci }, 4048c2ecf20Sopenharmony_ci }, 4058c2ecf20Sopenharmony_ci .class = &i2c_class, 4068c2ecf20Sopenharmony_ci}; 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c1 = { 4098c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 4108c2ecf20Sopenharmony_ci .slave = &dm81xx_i2c1_hwmod, 4118c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 4128c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 4138c2ecf20Sopenharmony_ci}; 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_i2c2_hwmod = { 4168c2ecf20Sopenharmony_ci .name = "i2c2", 4178c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 4188c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 4198c2ecf20Sopenharmony_ci .prcm = { 4208c2ecf20Sopenharmony_ci .omap4 = { 4218c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_I2C_1_CLKCTRL, 4228c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 4238c2ecf20Sopenharmony_ci }, 4248c2ecf20Sopenharmony_ci }, 4258c2ecf20Sopenharmony_ci .class = &i2c_class, 4268c2ecf20Sopenharmony_ci}; 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c2 = { 4298c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 4308c2ecf20Sopenharmony_ci .slave = &dm81xx_i2c2_hwmod, 4318c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 4328c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 4338c2ecf20Sopenharmony_ci}; 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm81xx_elm_sysc = { 4368c2ecf20Sopenharmony_ci .rev_offs = 0x0000, 4378c2ecf20Sopenharmony_ci .sysc_offs = 0x0010, 4388c2ecf20Sopenharmony_ci .syss_offs = 0x0014, 4398c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | 4408c2ecf20Sopenharmony_ci SYSC_HAS_SOFTRESET | 4418c2ecf20Sopenharmony_ci SYSS_HAS_RESET_STATUS, 4428c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART, 4438c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 4448c2ecf20Sopenharmony_ci}; 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_elm_hwmod_class = { 4478c2ecf20Sopenharmony_ci .name = "elm", 4488c2ecf20Sopenharmony_ci .sysc = &dm81xx_elm_sysc, 4498c2ecf20Sopenharmony_ci}; 4508c2ecf20Sopenharmony_ci 4518c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_elm_hwmod = { 4528c2ecf20Sopenharmony_ci .name = "elm", 4538c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 4548c2ecf20Sopenharmony_ci .class = &dm81xx_elm_hwmod_class, 4558c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 4568c2ecf20Sopenharmony_ci}; 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__elm = { 4598c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 4608c2ecf20Sopenharmony_ci .slave = &dm81xx_elm_hwmod, 4618c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 4628c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 4638c2ecf20Sopenharmony_ci}; 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm81xx_gpio_sysc = { 4668c2ecf20Sopenharmony_ci .rev_offs = 0x0000, 4678c2ecf20Sopenharmony_ci .sysc_offs = 0x0010, 4688c2ecf20Sopenharmony_ci .syss_offs = 0x0114, 4698c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP | 4708c2ecf20Sopenharmony_ci SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | 4718c2ecf20Sopenharmony_ci SYSS_HAS_RESET_STATUS, 4728c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | 4738c2ecf20Sopenharmony_ci SIDLE_SMART_WKUP, 4748c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 4758c2ecf20Sopenharmony_ci}; 4768c2ecf20Sopenharmony_ci 4778c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_gpio_hwmod_class = { 4788c2ecf20Sopenharmony_ci .name = "gpio", 4798c2ecf20Sopenharmony_ci .sysc = &dm81xx_gpio_sysc, 4808c2ecf20Sopenharmony_ci}; 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_cistatic struct omap_hwmod_opt_clk gpio1_opt_clks[] = { 4838c2ecf20Sopenharmony_ci { .role = "dbclk", .clk = "sysclk18_ck" }, 4848c2ecf20Sopenharmony_ci}; 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_gpio1_hwmod = { 4878c2ecf20Sopenharmony_ci .name = "gpio1", 4888c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 4898c2ecf20Sopenharmony_ci .class = &dm81xx_gpio_hwmod_class, 4908c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 4918c2ecf20Sopenharmony_ci .prcm = { 4928c2ecf20Sopenharmony_ci .omap4 = { 4938c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_GPIO_0_CLKCTRL, 4948c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 4958c2ecf20Sopenharmony_ci }, 4968c2ecf20Sopenharmony_ci }, 4978c2ecf20Sopenharmony_ci .opt_clks = gpio1_opt_clks, 4988c2ecf20Sopenharmony_ci .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks), 4998c2ecf20Sopenharmony_ci}; 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio1 = { 5028c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 5038c2ecf20Sopenharmony_ci .slave = &dm81xx_gpio1_hwmod, 5048c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 5058c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 5068c2ecf20Sopenharmony_ci}; 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_cistatic struct omap_hwmod_opt_clk gpio2_opt_clks[] = { 5098c2ecf20Sopenharmony_ci { .role = "dbclk", .clk = "sysclk18_ck" }, 5108c2ecf20Sopenharmony_ci}; 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_gpio2_hwmod = { 5138c2ecf20Sopenharmony_ci .name = "gpio2", 5148c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 5158c2ecf20Sopenharmony_ci .class = &dm81xx_gpio_hwmod_class, 5168c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 5178c2ecf20Sopenharmony_ci .prcm = { 5188c2ecf20Sopenharmony_ci .omap4 = { 5198c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_GPIO_1_CLKCTRL, 5208c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 5218c2ecf20Sopenharmony_ci }, 5228c2ecf20Sopenharmony_ci }, 5238c2ecf20Sopenharmony_ci .opt_clks = gpio2_opt_clks, 5248c2ecf20Sopenharmony_ci .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks), 5258c2ecf20Sopenharmony_ci}; 5268c2ecf20Sopenharmony_ci 5278c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio2 = { 5288c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 5298c2ecf20Sopenharmony_ci .slave = &dm81xx_gpio2_hwmod, 5308c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 5318c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 5328c2ecf20Sopenharmony_ci}; 5338c2ecf20Sopenharmony_ci 5348c2ecf20Sopenharmony_cistatic struct omap_hwmod_opt_clk gpio3_opt_clks[] = { 5358c2ecf20Sopenharmony_ci { .role = "dbclk", .clk = "sysclk18_ck" }, 5368c2ecf20Sopenharmony_ci}; 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_gpio3_hwmod = { 5398c2ecf20Sopenharmony_ci .name = "gpio3", 5408c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 5418c2ecf20Sopenharmony_ci .class = &dm81xx_gpio_hwmod_class, 5428c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 5438c2ecf20Sopenharmony_ci .prcm = { 5448c2ecf20Sopenharmony_ci .omap4 = { 5458c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_GPIO_1_CLKCTRL, 5468c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 5478c2ecf20Sopenharmony_ci }, 5488c2ecf20Sopenharmony_ci }, 5498c2ecf20Sopenharmony_ci .opt_clks = gpio3_opt_clks, 5508c2ecf20Sopenharmony_ci .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks), 5518c2ecf20Sopenharmony_ci}; 5528c2ecf20Sopenharmony_ci 5538c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio3 = { 5548c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 5558c2ecf20Sopenharmony_ci .slave = &dm81xx_gpio3_hwmod, 5568c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 5578c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 5588c2ecf20Sopenharmony_ci}; 5598c2ecf20Sopenharmony_ci 5608c2ecf20Sopenharmony_cistatic struct omap_hwmod_opt_clk gpio4_opt_clks[] = { 5618c2ecf20Sopenharmony_ci { .role = "dbclk", .clk = "sysclk18_ck" }, 5628c2ecf20Sopenharmony_ci}; 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_gpio4_hwmod = { 5658c2ecf20Sopenharmony_ci .name = "gpio4", 5668c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 5678c2ecf20Sopenharmony_ci .class = &dm81xx_gpio_hwmod_class, 5688c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 5698c2ecf20Sopenharmony_ci .prcm = { 5708c2ecf20Sopenharmony_ci .omap4 = { 5718c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_GPIO_1_CLKCTRL, 5728c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 5738c2ecf20Sopenharmony_ci }, 5748c2ecf20Sopenharmony_ci }, 5758c2ecf20Sopenharmony_ci .opt_clks = gpio4_opt_clks, 5768c2ecf20Sopenharmony_ci .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks), 5778c2ecf20Sopenharmony_ci}; 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio4 = { 5808c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 5818c2ecf20Sopenharmony_ci .slave = &dm81xx_gpio4_hwmod, 5828c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 5838c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 5848c2ecf20Sopenharmony_ci}; 5858c2ecf20Sopenharmony_ci 5868c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm81xx_gpmc_sysc = { 5878c2ecf20Sopenharmony_ci .rev_offs = 0x0, 5888c2ecf20Sopenharmony_ci .sysc_offs = 0x10, 5898c2ecf20Sopenharmony_ci .syss_offs = 0x14, 5908c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | 5918c2ecf20Sopenharmony_ci SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS, 5928c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART, 5938c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 5948c2ecf20Sopenharmony_ci}; 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_gpmc_hwmod_class = { 5978c2ecf20Sopenharmony_ci .name = "gpmc", 5988c2ecf20Sopenharmony_ci .sysc = &dm81xx_gpmc_sysc, 5998c2ecf20Sopenharmony_ci}; 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_gpmc_hwmod = { 6028c2ecf20Sopenharmony_ci .name = "gpmc", 6038c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 6048c2ecf20Sopenharmony_ci .class = &dm81xx_gpmc_hwmod_class, 6058c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 6068c2ecf20Sopenharmony_ci /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */ 6078c2ecf20Sopenharmony_ci .flags = DEBUG_OMAP_GPMC_HWMOD_FLAGS, 6088c2ecf20Sopenharmony_ci .prcm = { 6098c2ecf20Sopenharmony_ci .omap4 = { 6108c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_GPMC_CLKCTRL, 6118c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 6128c2ecf20Sopenharmony_ci }, 6138c2ecf20Sopenharmony_ci }, 6148c2ecf20Sopenharmony_ci}; 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__gpmc = { 6178c2ecf20Sopenharmony_ci .master = &dm81xx_alwon_l3_slow_hwmod, 6188c2ecf20Sopenharmony_ci .slave = &dm81xx_gpmc_hwmod, 6198c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 6208c2ecf20Sopenharmony_ci}; 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ci/* USB needs udelay 1 after reset at least on hp t410, use 2 for margin */ 6238c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm81xx_usbhsotg_sysc = { 6248c2ecf20Sopenharmony_ci .rev_offs = 0x0, 6258c2ecf20Sopenharmony_ci .sysc_offs = 0x10, 6268c2ecf20Sopenharmony_ci .srst_udelay = 2, 6278c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE | 6288c2ecf20Sopenharmony_ci SYSC_HAS_SOFTRESET, 6298c2ecf20Sopenharmony_ci .idlemodes = SIDLE_SMART | MSTANDBY_FORCE | MSTANDBY_SMART, 6308c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type2, 6318c2ecf20Sopenharmony_ci}; 6328c2ecf20Sopenharmony_ci 6338c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_usbotg_class = { 6348c2ecf20Sopenharmony_ci .name = "usbotg", 6358c2ecf20Sopenharmony_ci .sysc = &dm81xx_usbhsotg_sysc, 6368c2ecf20Sopenharmony_ci}; 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_cistatic struct omap_hwmod dm814x_usbss_hwmod = { 6398c2ecf20Sopenharmony_ci .name = "usb_otg_hs", 6408c2ecf20Sopenharmony_ci .clkdm_name = "default_l3_slow_clkdm", 6418c2ecf20Sopenharmony_ci .main_clk = "pll260dcoclkldo", /* 481c5260.adpll.dcoclkldo */ 6428c2ecf20Sopenharmony_ci .prcm = { 6438c2ecf20Sopenharmony_ci .omap4 = { 6448c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_DEFAULT_USB_CLKCTRL, 6458c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 6468c2ecf20Sopenharmony_ci }, 6478c2ecf20Sopenharmony_ci }, 6488c2ecf20Sopenharmony_ci .class = &dm81xx_usbotg_class, 6498c2ecf20Sopenharmony_ci}; 6508c2ecf20Sopenharmony_ci 6518c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm814x_default_l3_slow__usbss = { 6528c2ecf20Sopenharmony_ci .master = &dm81xx_default_l3_slow_hwmod, 6538c2ecf20Sopenharmony_ci .slave = &dm814x_usbss_hwmod, 6548c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 6558c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 6568c2ecf20Sopenharmony_ci}; 6578c2ecf20Sopenharmony_ci 6588c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_usbss_hwmod = { 6598c2ecf20Sopenharmony_ci .name = "usb_otg_hs", 6608c2ecf20Sopenharmony_ci .clkdm_name = "default_l3_slow_clkdm", 6618c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 6628c2ecf20Sopenharmony_ci .prcm = { 6638c2ecf20Sopenharmony_ci .omap4 = { 6648c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_DEFAULT_USB_CLKCTRL, 6658c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 6668c2ecf20Sopenharmony_ci }, 6678c2ecf20Sopenharmony_ci }, 6688c2ecf20Sopenharmony_ci .class = &dm81xx_usbotg_class, 6698c2ecf20Sopenharmony_ci}; 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_default_l3_slow__usbss = { 6728c2ecf20Sopenharmony_ci .master = &dm81xx_default_l3_slow_hwmod, 6738c2ecf20Sopenharmony_ci .slave = &dm816x_usbss_hwmod, 6748c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 6758c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 6768c2ecf20Sopenharmony_ci}; 6778c2ecf20Sopenharmony_ci 6788c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm816x_timer_sysc = { 6798c2ecf20Sopenharmony_ci .rev_offs = 0x0000, 6808c2ecf20Sopenharmony_ci .sysc_offs = 0x0010, 6818c2ecf20Sopenharmony_ci .syss_offs = 0x0014, 6828c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET, 6838c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | 6848c2ecf20Sopenharmony_ci SIDLE_SMART_WKUP, 6858c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type2, 6868c2ecf20Sopenharmony_ci}; 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm816x_timer_hwmod_class = { 6898c2ecf20Sopenharmony_ci .name = "timer", 6908c2ecf20Sopenharmony_ci .sysc = &dm816x_timer_sysc, 6918c2ecf20Sopenharmony_ci}; 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_timer3_hwmod = { 6948c2ecf20Sopenharmony_ci .name = "timer3", 6958c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 6968c2ecf20Sopenharmony_ci .main_clk = "timer3_fck", 6978c2ecf20Sopenharmony_ci .prcm = { 6988c2ecf20Sopenharmony_ci .omap4 = { 6998c2ecf20Sopenharmony_ci .clkctrl_offs = DM816X_CM_ALWON_TIMER_3_CLKCTRL, 7008c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 7018c2ecf20Sopenharmony_ci }, 7028c2ecf20Sopenharmony_ci }, 7038c2ecf20Sopenharmony_ci .class = &dm816x_timer_hwmod_class, 7048c2ecf20Sopenharmony_ci}; 7058c2ecf20Sopenharmony_ci 7068c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_l4_ls__timer3 = { 7078c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 7088c2ecf20Sopenharmony_ci .slave = &dm816x_timer3_hwmod, 7098c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 7108c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 7118c2ecf20Sopenharmony_ci}; 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_timer4_hwmod = { 7148c2ecf20Sopenharmony_ci .name = "timer4", 7158c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 7168c2ecf20Sopenharmony_ci .main_clk = "timer4_fck", 7178c2ecf20Sopenharmony_ci .prcm = { 7188c2ecf20Sopenharmony_ci .omap4 = { 7198c2ecf20Sopenharmony_ci .clkctrl_offs = DM816X_CM_ALWON_TIMER_4_CLKCTRL, 7208c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 7218c2ecf20Sopenharmony_ci }, 7228c2ecf20Sopenharmony_ci }, 7238c2ecf20Sopenharmony_ci .class = &dm816x_timer_hwmod_class, 7248c2ecf20Sopenharmony_ci}; 7258c2ecf20Sopenharmony_ci 7268c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_l4_ls__timer4 = { 7278c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 7288c2ecf20Sopenharmony_ci .slave = &dm816x_timer4_hwmod, 7298c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 7308c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 7318c2ecf20Sopenharmony_ci}; 7328c2ecf20Sopenharmony_ci 7338c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_timer5_hwmod = { 7348c2ecf20Sopenharmony_ci .name = "timer5", 7358c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 7368c2ecf20Sopenharmony_ci .main_clk = "timer5_fck", 7378c2ecf20Sopenharmony_ci .prcm = { 7388c2ecf20Sopenharmony_ci .omap4 = { 7398c2ecf20Sopenharmony_ci .clkctrl_offs = DM816X_CM_ALWON_TIMER_5_CLKCTRL, 7408c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 7418c2ecf20Sopenharmony_ci }, 7428c2ecf20Sopenharmony_ci }, 7438c2ecf20Sopenharmony_ci .class = &dm816x_timer_hwmod_class, 7448c2ecf20Sopenharmony_ci}; 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_l4_ls__timer5 = { 7478c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 7488c2ecf20Sopenharmony_ci .slave = &dm816x_timer5_hwmod, 7498c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 7508c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 7518c2ecf20Sopenharmony_ci}; 7528c2ecf20Sopenharmony_ci 7538c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_timer6_hwmod = { 7548c2ecf20Sopenharmony_ci .name = "timer6", 7558c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 7568c2ecf20Sopenharmony_ci .main_clk = "timer6_fck", 7578c2ecf20Sopenharmony_ci .prcm = { 7588c2ecf20Sopenharmony_ci .omap4 = { 7598c2ecf20Sopenharmony_ci .clkctrl_offs = DM816X_CM_ALWON_TIMER_6_CLKCTRL, 7608c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 7618c2ecf20Sopenharmony_ci }, 7628c2ecf20Sopenharmony_ci }, 7638c2ecf20Sopenharmony_ci .class = &dm816x_timer_hwmod_class, 7648c2ecf20Sopenharmony_ci}; 7658c2ecf20Sopenharmony_ci 7668c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_l4_ls__timer6 = { 7678c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 7688c2ecf20Sopenharmony_ci .slave = &dm816x_timer6_hwmod, 7698c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 7708c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 7718c2ecf20Sopenharmony_ci}; 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_timer7_hwmod = { 7748c2ecf20Sopenharmony_ci .name = "timer7", 7758c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 7768c2ecf20Sopenharmony_ci .main_clk = "timer7_fck", 7778c2ecf20Sopenharmony_ci .prcm = { 7788c2ecf20Sopenharmony_ci .omap4 = { 7798c2ecf20Sopenharmony_ci .clkctrl_offs = DM816X_CM_ALWON_TIMER_7_CLKCTRL, 7808c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 7818c2ecf20Sopenharmony_ci }, 7828c2ecf20Sopenharmony_ci }, 7838c2ecf20Sopenharmony_ci .class = &dm816x_timer_hwmod_class, 7848c2ecf20Sopenharmony_ci}; 7858c2ecf20Sopenharmony_ci 7868c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_l4_ls__timer7 = { 7878c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 7888c2ecf20Sopenharmony_ci .slave = &dm816x_timer7_hwmod, 7898c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 7908c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 7918c2ecf20Sopenharmony_ci}; 7928c2ecf20Sopenharmony_ci 7938c2ecf20Sopenharmony_ci/* EMAC Ethernet */ 7948c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm816x_emac_sysc = { 7958c2ecf20Sopenharmony_ci .rev_offs = 0x0, 7968c2ecf20Sopenharmony_ci .sysc_offs = 0x4, 7978c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_SOFTRESET, 7988c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type2, 7998c2ecf20Sopenharmony_ci}; 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm816x_emac_hwmod_class = { 8028c2ecf20Sopenharmony_ci .name = "emac", 8038c2ecf20Sopenharmony_ci .sysc = &dm816x_emac_sysc, 8048c2ecf20Sopenharmony_ci}; 8058c2ecf20Sopenharmony_ci 8068c2ecf20Sopenharmony_ci/* 8078c2ecf20Sopenharmony_ci * On dm816x the MDIO is within EMAC0. As the MDIO driver is a separate 8088c2ecf20Sopenharmony_ci * driver probed before EMAC0, we let MDIO do the clock idling. 8098c2ecf20Sopenharmony_ci */ 8108c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_emac0_hwmod = { 8118c2ecf20Sopenharmony_ci .name = "emac0", 8128c2ecf20Sopenharmony_ci .clkdm_name = "alwon_ethernet_clkdm", 8138c2ecf20Sopenharmony_ci .class = &dm816x_emac_hwmod_class, 8148c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 8158c2ecf20Sopenharmony_ci}; 8168c2ecf20Sopenharmony_ci 8178c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_hs__emac0 = { 8188c2ecf20Sopenharmony_ci .master = &dm81xx_l4_hs_hwmod, 8198c2ecf20Sopenharmony_ci .slave = &dm816x_emac0_hwmod, 8208c2ecf20Sopenharmony_ci .clk = "sysclk5_ck", 8218c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 8228c2ecf20Sopenharmony_ci}; 8238c2ecf20Sopenharmony_ci 8248c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_mdio_hwmod_class = { 8258c2ecf20Sopenharmony_ci .name = "davinci_mdio", 8268c2ecf20Sopenharmony_ci .sysc = &dm816x_emac_sysc, 8278c2ecf20Sopenharmony_ci}; 8288c2ecf20Sopenharmony_ci 8298c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_emac0_mdio_hwmod = { 8308c2ecf20Sopenharmony_ci .name = "davinci_mdio", 8318c2ecf20Sopenharmony_ci .class = &dm81xx_mdio_hwmod_class, 8328c2ecf20Sopenharmony_ci .clkdm_name = "alwon_ethernet_clkdm", 8338c2ecf20Sopenharmony_ci .main_clk = "sysclk24_ck", 8348c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 8358c2ecf20Sopenharmony_ci /* 8368c2ecf20Sopenharmony_ci * REVISIT: This should be moved to the emac0_hwmod 8378c2ecf20Sopenharmony_ci * once we have a better way to handle device slaves. 8388c2ecf20Sopenharmony_ci */ 8398c2ecf20Sopenharmony_ci .prcm = { 8408c2ecf20Sopenharmony_ci .omap4 = { 8418c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL, 8428c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 8438c2ecf20Sopenharmony_ci }, 8448c2ecf20Sopenharmony_ci }, 8458c2ecf20Sopenharmony_ci}; 8468c2ecf20Sopenharmony_ci 8478c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_emac0__mdio = { 8488c2ecf20Sopenharmony_ci .master = &dm81xx_l4_hs_hwmod, 8498c2ecf20Sopenharmony_ci .slave = &dm81xx_emac0_mdio_hwmod, 8508c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 8518c2ecf20Sopenharmony_ci}; 8528c2ecf20Sopenharmony_ci 8538c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_emac1_hwmod = { 8548c2ecf20Sopenharmony_ci .name = "emac1", 8558c2ecf20Sopenharmony_ci .clkdm_name = "alwon_ethernet_clkdm", 8568c2ecf20Sopenharmony_ci .main_clk = "sysclk24_ck", 8578c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 8588c2ecf20Sopenharmony_ci .prcm = { 8598c2ecf20Sopenharmony_ci .omap4 = { 8608c2ecf20Sopenharmony_ci .clkctrl_offs = DM816X_CM_ALWON_ETHERNET_1_CLKCTRL, 8618c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 8628c2ecf20Sopenharmony_ci }, 8638c2ecf20Sopenharmony_ci }, 8648c2ecf20Sopenharmony_ci .class = &dm816x_emac_hwmod_class, 8658c2ecf20Sopenharmony_ci}; 8668c2ecf20Sopenharmony_ci 8678c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_l4_hs__emac1 = { 8688c2ecf20Sopenharmony_ci .master = &dm81xx_l4_hs_hwmod, 8698c2ecf20Sopenharmony_ci .slave = &dm816x_emac1_hwmod, 8708c2ecf20Sopenharmony_ci .clk = "sysclk5_ck", 8718c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 8728c2ecf20Sopenharmony_ci}; 8738c2ecf20Sopenharmony_ci 8748c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm81xx_sata_sysc = { 8758c2ecf20Sopenharmony_ci .rev_offs = 0x00fc, 8768c2ecf20Sopenharmony_ci .sysc_offs = 0x1100, 8778c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_SIDLEMODE, 8788c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE, 8798c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type3, 8808c2ecf20Sopenharmony_ci}; 8818c2ecf20Sopenharmony_ci 8828c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_sata_hwmod_class = { 8838c2ecf20Sopenharmony_ci .name = "sata", 8848c2ecf20Sopenharmony_ci .sysc = &dm81xx_sata_sysc, 8858c2ecf20Sopenharmony_ci}; 8868c2ecf20Sopenharmony_ci 8878c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_sata_hwmod = { 8888c2ecf20Sopenharmony_ci .name = "sata", 8898c2ecf20Sopenharmony_ci .clkdm_name = "default_clkdm", 8908c2ecf20Sopenharmony_ci .flags = HWMOD_NO_IDLEST, 8918c2ecf20Sopenharmony_ci .prcm = { 8928c2ecf20Sopenharmony_ci .omap4 = { 8938c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_DEFAULT_SATA_CLKCTRL, 8948c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 8958c2ecf20Sopenharmony_ci }, 8968c2ecf20Sopenharmony_ci }, 8978c2ecf20Sopenharmony_ci .class = &dm81xx_sata_hwmod_class, 8988c2ecf20Sopenharmony_ci}; 8998c2ecf20Sopenharmony_ci 9008c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_hs__sata = { 9018c2ecf20Sopenharmony_ci .master = &dm81xx_l4_hs_hwmod, 9028c2ecf20Sopenharmony_ci .slave = &dm81xx_sata_hwmod, 9038c2ecf20Sopenharmony_ci .clk = "sysclk5_ck", 9048c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 9058c2ecf20Sopenharmony_ci}; 9068c2ecf20Sopenharmony_ci 9078c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm81xx_mmc_sysc = { 9088c2ecf20Sopenharmony_ci .rev_offs = 0x0, 9098c2ecf20Sopenharmony_ci .sysc_offs = 0x110, 9108c2ecf20Sopenharmony_ci .syss_offs = 0x114, 9118c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | 9128c2ecf20Sopenharmony_ci SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | 9138c2ecf20Sopenharmony_ci SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS, 9148c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART, 9158c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 9168c2ecf20Sopenharmony_ci}; 9178c2ecf20Sopenharmony_ci 9188c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_mmc_class = { 9198c2ecf20Sopenharmony_ci .name = "mmc", 9208c2ecf20Sopenharmony_ci .sysc = &dm81xx_mmc_sysc, 9218c2ecf20Sopenharmony_ci}; 9228c2ecf20Sopenharmony_ci 9238c2ecf20Sopenharmony_cistatic struct omap_hwmod_opt_clk dm81xx_mmc_opt_clks[] = { 9248c2ecf20Sopenharmony_ci { .role = "dbck", .clk = "sysclk18_ck", }, 9258c2ecf20Sopenharmony_ci}; 9268c2ecf20Sopenharmony_ci 9278c2ecf20Sopenharmony_cistatic struct omap_hsmmc_dev_attr mmc_dev_attr = { 9288c2ecf20Sopenharmony_ci}; 9298c2ecf20Sopenharmony_ci 9308c2ecf20Sopenharmony_cistatic struct omap_hwmod dm814x_mmc1_hwmod = { 9318c2ecf20Sopenharmony_ci .name = "mmc1", 9328c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 9338c2ecf20Sopenharmony_ci .opt_clks = dm81xx_mmc_opt_clks, 9348c2ecf20Sopenharmony_ci .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks), 9358c2ecf20Sopenharmony_ci .main_clk = "sysclk8_ck", 9368c2ecf20Sopenharmony_ci .prcm = { 9378c2ecf20Sopenharmony_ci .omap4 = { 9388c2ecf20Sopenharmony_ci .clkctrl_offs = DM814X_CM_ALWON_MMCHS_0_CLKCTRL, 9398c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 9408c2ecf20Sopenharmony_ci }, 9418c2ecf20Sopenharmony_ci }, 9428c2ecf20Sopenharmony_ci .dev_attr = &mmc_dev_attr, 9438c2ecf20Sopenharmony_ci .class = &dm81xx_mmc_class, 9448c2ecf20Sopenharmony_ci}; 9458c2ecf20Sopenharmony_ci 9468c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm814x_l4_ls__mmc1 = { 9478c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 9488c2ecf20Sopenharmony_ci .slave = &dm814x_mmc1_hwmod, 9498c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 9508c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 9518c2ecf20Sopenharmony_ci .flags = OMAP_FIREWALL_L4 9528c2ecf20Sopenharmony_ci}; 9538c2ecf20Sopenharmony_ci 9548c2ecf20Sopenharmony_cistatic struct omap_hwmod dm814x_mmc2_hwmod = { 9558c2ecf20Sopenharmony_ci .name = "mmc2", 9568c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 9578c2ecf20Sopenharmony_ci .opt_clks = dm81xx_mmc_opt_clks, 9588c2ecf20Sopenharmony_ci .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks), 9598c2ecf20Sopenharmony_ci .main_clk = "sysclk8_ck", 9608c2ecf20Sopenharmony_ci .prcm = { 9618c2ecf20Sopenharmony_ci .omap4 = { 9628c2ecf20Sopenharmony_ci .clkctrl_offs = DM814X_CM_ALWON_MMCHS_1_CLKCTRL, 9638c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 9648c2ecf20Sopenharmony_ci }, 9658c2ecf20Sopenharmony_ci }, 9668c2ecf20Sopenharmony_ci .dev_attr = &mmc_dev_attr, 9678c2ecf20Sopenharmony_ci .class = &dm81xx_mmc_class, 9688c2ecf20Sopenharmony_ci}; 9698c2ecf20Sopenharmony_ci 9708c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm814x_l4_ls__mmc2 = { 9718c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 9728c2ecf20Sopenharmony_ci .slave = &dm814x_mmc2_hwmod, 9738c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 9748c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 9758c2ecf20Sopenharmony_ci .flags = OMAP_FIREWALL_L4 9768c2ecf20Sopenharmony_ci}; 9778c2ecf20Sopenharmony_ci 9788c2ecf20Sopenharmony_cistatic struct omap_hwmod dm814x_mmc3_hwmod = { 9798c2ecf20Sopenharmony_ci .name = "mmc3", 9808c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3_med_clkdm", 9818c2ecf20Sopenharmony_ci .opt_clks = dm81xx_mmc_opt_clks, 9828c2ecf20Sopenharmony_ci .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks), 9838c2ecf20Sopenharmony_ci .main_clk = "sysclk8_ck", 9848c2ecf20Sopenharmony_ci .prcm = { 9858c2ecf20Sopenharmony_ci .omap4 = { 9868c2ecf20Sopenharmony_ci .clkctrl_offs = DM814X_CM_ALWON_MMCHS_2_CLKCTRL, 9878c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 9888c2ecf20Sopenharmony_ci }, 9898c2ecf20Sopenharmony_ci }, 9908c2ecf20Sopenharmony_ci .dev_attr = &mmc_dev_attr, 9918c2ecf20Sopenharmony_ci .class = &dm81xx_mmc_class, 9928c2ecf20Sopenharmony_ci}; 9938c2ecf20Sopenharmony_ci 9948c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm814x_alwon_l3_med__mmc3 = { 9958c2ecf20Sopenharmony_ci .master = &dm81xx_alwon_l3_med_hwmod, 9968c2ecf20Sopenharmony_ci .slave = &dm814x_mmc3_hwmod, 9978c2ecf20Sopenharmony_ci .clk = "sysclk4_ck", 9988c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 9998c2ecf20Sopenharmony_ci}; 10008c2ecf20Sopenharmony_ci 10018c2ecf20Sopenharmony_cistatic struct omap_hwmod dm816x_mmc1_hwmod = { 10028c2ecf20Sopenharmony_ci .name = "mmc1", 10038c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 10048c2ecf20Sopenharmony_ci .opt_clks = dm81xx_mmc_opt_clks, 10058c2ecf20Sopenharmony_ci .opt_clks_cnt = ARRAY_SIZE(dm81xx_mmc_opt_clks), 10068c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 10078c2ecf20Sopenharmony_ci .prcm = { 10088c2ecf20Sopenharmony_ci .omap4 = { 10098c2ecf20Sopenharmony_ci .clkctrl_offs = DM816X_CM_ALWON_SDIO_CLKCTRL, 10108c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 10118c2ecf20Sopenharmony_ci }, 10128c2ecf20Sopenharmony_ci }, 10138c2ecf20Sopenharmony_ci .dev_attr = &mmc_dev_attr, 10148c2ecf20Sopenharmony_ci .class = &dm81xx_mmc_class, 10158c2ecf20Sopenharmony_ci}; 10168c2ecf20Sopenharmony_ci 10178c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm816x_l4_ls__mmc1 = { 10188c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 10198c2ecf20Sopenharmony_ci .slave = &dm816x_mmc1_hwmod, 10208c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 10218c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 10228c2ecf20Sopenharmony_ci .flags = OMAP_FIREWALL_L4 10238c2ecf20Sopenharmony_ci}; 10248c2ecf20Sopenharmony_ci 10258c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm816x_mcspi_sysc = { 10268c2ecf20Sopenharmony_ci .rev_offs = 0x0, 10278c2ecf20Sopenharmony_ci .sysc_offs = 0x110, 10288c2ecf20Sopenharmony_ci .syss_offs = 0x114, 10298c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | 10308c2ecf20Sopenharmony_ci SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | 10318c2ecf20Sopenharmony_ci SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS, 10328c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART, 10338c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 10348c2ecf20Sopenharmony_ci}; 10358c2ecf20Sopenharmony_ci 10368c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm816x_mcspi_class = { 10378c2ecf20Sopenharmony_ci .name = "mcspi", 10388c2ecf20Sopenharmony_ci .sysc = &dm816x_mcspi_sysc, 10398c2ecf20Sopenharmony_ci}; 10408c2ecf20Sopenharmony_ci 10418c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_mcspi1_hwmod = { 10428c2ecf20Sopenharmony_ci .name = "mcspi1", 10438c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 10448c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 10458c2ecf20Sopenharmony_ci .prcm = { 10468c2ecf20Sopenharmony_ci .omap4 = { 10478c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_SPI_CLKCTRL, 10488c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 10498c2ecf20Sopenharmony_ci }, 10508c2ecf20Sopenharmony_ci }, 10518c2ecf20Sopenharmony_ci .class = &dm816x_mcspi_class, 10528c2ecf20Sopenharmony_ci}; 10538c2ecf20Sopenharmony_ci 10548c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_mcspi2_hwmod = { 10558c2ecf20Sopenharmony_ci .name = "mcspi2", 10568c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 10578c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 10588c2ecf20Sopenharmony_ci .prcm = { 10598c2ecf20Sopenharmony_ci .omap4 = { 10608c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_SPI_CLKCTRL, 10618c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 10628c2ecf20Sopenharmony_ci }, 10638c2ecf20Sopenharmony_ci }, 10648c2ecf20Sopenharmony_ci .class = &dm816x_mcspi_class, 10658c2ecf20Sopenharmony_ci}; 10668c2ecf20Sopenharmony_ci 10678c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_mcspi3_hwmod = { 10688c2ecf20Sopenharmony_ci .name = "mcspi3", 10698c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 10708c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 10718c2ecf20Sopenharmony_ci .prcm = { 10728c2ecf20Sopenharmony_ci .omap4 = { 10738c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_SPI_CLKCTRL, 10748c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 10758c2ecf20Sopenharmony_ci }, 10768c2ecf20Sopenharmony_ci }, 10778c2ecf20Sopenharmony_ci .class = &dm816x_mcspi_class, 10788c2ecf20Sopenharmony_ci}; 10798c2ecf20Sopenharmony_ci 10808c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_mcspi4_hwmod = { 10818c2ecf20Sopenharmony_ci .name = "mcspi4", 10828c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 10838c2ecf20Sopenharmony_ci .main_clk = "sysclk10_ck", 10848c2ecf20Sopenharmony_ci .prcm = { 10858c2ecf20Sopenharmony_ci .omap4 = { 10868c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_SPI_CLKCTRL, 10878c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 10888c2ecf20Sopenharmony_ci }, 10898c2ecf20Sopenharmony_ci }, 10908c2ecf20Sopenharmony_ci .class = &dm816x_mcspi_class, 10918c2ecf20Sopenharmony_ci}; 10928c2ecf20Sopenharmony_ci 10938c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__mcspi1 = { 10948c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 10958c2ecf20Sopenharmony_ci .slave = &dm81xx_mcspi1_hwmod, 10968c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 10978c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 10988c2ecf20Sopenharmony_ci}; 10998c2ecf20Sopenharmony_ci 11008c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__mcspi2 = { 11018c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 11028c2ecf20Sopenharmony_ci .slave = &dm81xx_mcspi2_hwmod, 11038c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 11048c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 11058c2ecf20Sopenharmony_ci}; 11068c2ecf20Sopenharmony_ci 11078c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__mcspi3 = { 11088c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 11098c2ecf20Sopenharmony_ci .slave = &dm81xx_mcspi3_hwmod, 11108c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 11118c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 11128c2ecf20Sopenharmony_ci}; 11138c2ecf20Sopenharmony_ci 11148c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__mcspi4 = { 11158c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 11168c2ecf20Sopenharmony_ci .slave = &dm81xx_mcspi4_hwmod, 11178c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 11188c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 11198c2ecf20Sopenharmony_ci}; 11208c2ecf20Sopenharmony_ci 11218c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm81xx_mailbox_sysc = { 11228c2ecf20Sopenharmony_ci .rev_offs = 0x000, 11238c2ecf20Sopenharmony_ci .sysc_offs = 0x010, 11248c2ecf20Sopenharmony_ci .syss_offs = 0x014, 11258c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | 11268c2ecf20Sopenharmony_ci SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE, 11278c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART, 11288c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 11298c2ecf20Sopenharmony_ci}; 11308c2ecf20Sopenharmony_ci 11318c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_mailbox_hwmod_class = { 11328c2ecf20Sopenharmony_ci .name = "mailbox", 11338c2ecf20Sopenharmony_ci .sysc = &dm81xx_mailbox_sysc, 11348c2ecf20Sopenharmony_ci}; 11358c2ecf20Sopenharmony_ci 11368c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_mailbox_hwmod = { 11378c2ecf20Sopenharmony_ci .name = "mailbox", 11388c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 11398c2ecf20Sopenharmony_ci .class = &dm81xx_mailbox_hwmod_class, 11408c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 11418c2ecf20Sopenharmony_ci .prcm = { 11428c2ecf20Sopenharmony_ci .omap4 = { 11438c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_MAILBOX_CLKCTRL, 11448c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 11458c2ecf20Sopenharmony_ci }, 11468c2ecf20Sopenharmony_ci }, 11478c2ecf20Sopenharmony_ci}; 11488c2ecf20Sopenharmony_ci 11498c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__mailbox = { 11508c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 11518c2ecf20Sopenharmony_ci .slave = &dm81xx_mailbox_hwmod, 11528c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 11538c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 11548c2ecf20Sopenharmony_ci}; 11558c2ecf20Sopenharmony_ci 11568c2ecf20Sopenharmony_cistatic struct omap_hwmod_class_sysconfig dm81xx_spinbox_sysc = { 11578c2ecf20Sopenharmony_ci .rev_offs = 0x000, 11588c2ecf20Sopenharmony_ci .sysc_offs = 0x010, 11598c2ecf20Sopenharmony_ci .syss_offs = 0x014, 11608c2ecf20Sopenharmony_ci .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | 11618c2ecf20Sopenharmony_ci SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE, 11628c2ecf20Sopenharmony_ci .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART, 11638c2ecf20Sopenharmony_ci .sysc_fields = &omap_hwmod_sysc_type1, 11648c2ecf20Sopenharmony_ci}; 11658c2ecf20Sopenharmony_ci 11668c2ecf20Sopenharmony_cistatic struct omap_hwmod_class dm81xx_spinbox_hwmod_class = { 11678c2ecf20Sopenharmony_ci .name = "spinbox", 11688c2ecf20Sopenharmony_ci .sysc = &dm81xx_spinbox_sysc, 11698c2ecf20Sopenharmony_ci}; 11708c2ecf20Sopenharmony_ci 11718c2ecf20Sopenharmony_cistatic struct omap_hwmod dm81xx_spinbox_hwmod = { 11728c2ecf20Sopenharmony_ci .name = "spinbox", 11738c2ecf20Sopenharmony_ci .clkdm_name = "alwon_l3s_clkdm", 11748c2ecf20Sopenharmony_ci .class = &dm81xx_spinbox_hwmod_class, 11758c2ecf20Sopenharmony_ci .main_clk = "sysclk6_ck", 11768c2ecf20Sopenharmony_ci .prcm = { 11778c2ecf20Sopenharmony_ci .omap4 = { 11788c2ecf20Sopenharmony_ci .clkctrl_offs = DM81XX_CM_ALWON_SPINBOX_CLKCTRL, 11798c2ecf20Sopenharmony_ci .modulemode = MODULEMODE_SWCTRL, 11808c2ecf20Sopenharmony_ci }, 11818c2ecf20Sopenharmony_ci }, 11828c2ecf20Sopenharmony_ci}; 11838c2ecf20Sopenharmony_ci 11848c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if dm81xx_l4_ls__spinbox = { 11858c2ecf20Sopenharmony_ci .master = &dm81xx_l4_ls_hwmod, 11868c2ecf20Sopenharmony_ci .slave = &dm81xx_spinbox_hwmod, 11878c2ecf20Sopenharmony_ci .clk = "sysclk6_ck", 11888c2ecf20Sopenharmony_ci .user = OCP_USER_MPU, 11898c2ecf20Sopenharmony_ci}; 11908c2ecf20Sopenharmony_ci 11918c2ecf20Sopenharmony_ci/* 11928c2ecf20Sopenharmony_ci * REVISIT: Test and enable the following once clocks work: 11938c2ecf20Sopenharmony_ci * dm81xx_l4_ls__mailbox 11948c2ecf20Sopenharmony_ci * 11958c2ecf20Sopenharmony_ci * Also note that some devices share a single clkctrl_offs.. 11968c2ecf20Sopenharmony_ci * For example, i2c1 and 3 share one, and i2c2 and 4 share one. 11978c2ecf20Sopenharmony_ci */ 11988c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if *dm814x_hwmod_ocp_ifs[] __initdata = { 11998c2ecf20Sopenharmony_ci &dm814x_mpu__alwon_l3_slow, 12008c2ecf20Sopenharmony_ci &dm814x_mpu__alwon_l3_med, 12018c2ecf20Sopenharmony_ci &dm81xx_alwon_l3_slow__l4_ls, 12028c2ecf20Sopenharmony_ci &dm81xx_alwon_l3_slow__l4_hs, 12038c2ecf20Sopenharmony_ci &dm81xx_l4_ls__uart1, 12048c2ecf20Sopenharmony_ci &dm81xx_l4_ls__uart2, 12058c2ecf20Sopenharmony_ci &dm81xx_l4_ls__uart3, 12068c2ecf20Sopenharmony_ci &dm81xx_l4_ls__wd_timer1, 12078c2ecf20Sopenharmony_ci &dm81xx_l4_ls__i2c1, 12088c2ecf20Sopenharmony_ci &dm81xx_l4_ls__i2c2, 12098c2ecf20Sopenharmony_ci &dm81xx_l4_ls__gpio1, 12108c2ecf20Sopenharmony_ci &dm81xx_l4_ls__gpio2, 12118c2ecf20Sopenharmony_ci &dm81xx_l4_ls__gpio3, 12128c2ecf20Sopenharmony_ci &dm81xx_l4_ls__gpio4, 12138c2ecf20Sopenharmony_ci &dm81xx_l4_ls__elm, 12148c2ecf20Sopenharmony_ci &dm81xx_l4_ls__mcspi1, 12158c2ecf20Sopenharmony_ci &dm81xx_l4_ls__mcspi2, 12168c2ecf20Sopenharmony_ci &dm81xx_l4_ls__mcspi3, 12178c2ecf20Sopenharmony_ci &dm81xx_l4_ls__mcspi4, 12188c2ecf20Sopenharmony_ci &dm814x_l4_ls__mmc1, 12198c2ecf20Sopenharmony_ci &dm814x_l4_ls__mmc2, 12208c2ecf20Sopenharmony_ci &ti81xx_l4_ls__rtc, 12218c2ecf20Sopenharmony_ci &dm81xx_alwon_l3_slow__gpmc, 12228c2ecf20Sopenharmony_ci &dm814x_default_l3_slow__usbss, 12238c2ecf20Sopenharmony_ci &dm814x_alwon_l3_med__mmc3, 12248c2ecf20Sopenharmony_ci NULL, 12258c2ecf20Sopenharmony_ci}; 12268c2ecf20Sopenharmony_ci 12278c2ecf20Sopenharmony_ciint __init dm814x_hwmod_init(void) 12288c2ecf20Sopenharmony_ci{ 12298c2ecf20Sopenharmony_ci omap_hwmod_init(); 12308c2ecf20Sopenharmony_ci return omap_hwmod_register_links(dm814x_hwmod_ocp_ifs); 12318c2ecf20Sopenharmony_ci} 12328c2ecf20Sopenharmony_ci 12338c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if *dm816x_hwmod_ocp_ifs[] __initdata = { 12348c2ecf20Sopenharmony_ci &dm816x_mpu__alwon_l3_slow, 12358c2ecf20Sopenharmony_ci &dm816x_mpu__alwon_l3_med, 12368c2ecf20Sopenharmony_ci &dm81xx_alwon_l3_slow__l4_ls, 12378c2ecf20Sopenharmony_ci &dm81xx_alwon_l3_slow__l4_hs, 12388c2ecf20Sopenharmony_ci &dm81xx_l4_ls__uart1, 12398c2ecf20Sopenharmony_ci &dm81xx_l4_ls__uart2, 12408c2ecf20Sopenharmony_ci &dm81xx_l4_ls__uart3, 12418c2ecf20Sopenharmony_ci &dm81xx_l4_ls__wd_timer1, 12428c2ecf20Sopenharmony_ci &dm81xx_l4_ls__i2c1, 12438c2ecf20Sopenharmony_ci &dm81xx_l4_ls__i2c2, 12448c2ecf20Sopenharmony_ci &dm81xx_l4_ls__gpio1, 12458c2ecf20Sopenharmony_ci &dm81xx_l4_ls__gpio2, 12468c2ecf20Sopenharmony_ci &dm81xx_l4_ls__elm, 12478c2ecf20Sopenharmony_ci &ti81xx_l4_ls__rtc, 12488c2ecf20Sopenharmony_ci &dm816x_l4_ls__mmc1, 12498c2ecf20Sopenharmony_ci &dm816x_l4_ls__timer3, 12508c2ecf20Sopenharmony_ci &dm816x_l4_ls__timer4, 12518c2ecf20Sopenharmony_ci &dm816x_l4_ls__timer5, 12528c2ecf20Sopenharmony_ci &dm816x_l4_ls__timer6, 12538c2ecf20Sopenharmony_ci &dm816x_l4_ls__timer7, 12548c2ecf20Sopenharmony_ci &dm81xx_l4_ls__mcspi1, 12558c2ecf20Sopenharmony_ci &dm81xx_l4_ls__mailbox, 12568c2ecf20Sopenharmony_ci &dm81xx_l4_ls__spinbox, 12578c2ecf20Sopenharmony_ci &dm81xx_l4_hs__emac0, 12588c2ecf20Sopenharmony_ci &dm81xx_emac0__mdio, 12598c2ecf20Sopenharmony_ci &dm816x_l4_hs__emac1, 12608c2ecf20Sopenharmony_ci &dm81xx_l4_hs__sata, 12618c2ecf20Sopenharmony_ci &dm81xx_alwon_l3_slow__gpmc, 12628c2ecf20Sopenharmony_ci &dm816x_default_l3_slow__usbss, 12638c2ecf20Sopenharmony_ci NULL, 12648c2ecf20Sopenharmony_ci}; 12658c2ecf20Sopenharmony_ci 12668c2ecf20Sopenharmony_ciint __init dm816x_hwmod_init(void) 12678c2ecf20Sopenharmony_ci{ 12688c2ecf20Sopenharmony_ci omap_hwmod_init(); 12698c2ecf20Sopenharmony_ci return omap_hwmod_register_links(dm816x_hwmod_ocp_ifs); 12708c2ecf20Sopenharmony_ci} 1271