18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * omap_hwmod_33xx_data.c: Hardware modules present on the AM33XX chips
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Copyright (C) {2012} Texas Instruments Incorporated - https://www.ti.com/
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * This file is automatically generated from the AM33XX hardware databases.
78c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or
88c2ecf20Sopenharmony_ci * modify it under the terms of the GNU General Public License as
98c2ecf20Sopenharmony_ci * published by the Free Software Foundation version 2.
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * This program is distributed "as is" WITHOUT ANY WARRANTY of any
128c2ecf20Sopenharmony_ci * kind, whether express or implied; without even the implied warranty
138c2ecf20Sopenharmony_ci * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
148c2ecf20Sopenharmony_ci * GNU General Public License for more details.
158c2ecf20Sopenharmony_ci */
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#include "omap_hwmod.h"
188c2ecf20Sopenharmony_ci#include "omap_hwmod_common_data.h"
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#include "control.h"
218c2ecf20Sopenharmony_ci#include "cm33xx.h"
228c2ecf20Sopenharmony_ci#include "prm33xx.h"
238c2ecf20Sopenharmony_ci#include "prm-regbits-33xx.h"
248c2ecf20Sopenharmony_ci#include "omap_hwmod_33xx_43xx_common_data.h"
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci/*
278c2ecf20Sopenharmony_ci * IP blocks
288c2ecf20Sopenharmony_ci */
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci/* emif */
318c2ecf20Sopenharmony_cistatic struct omap_hwmod am33xx_emif_hwmod = {
328c2ecf20Sopenharmony_ci	.name		= "emif",
338c2ecf20Sopenharmony_ci	.class		= &am33xx_emif_hwmod_class,
348c2ecf20Sopenharmony_ci	.clkdm_name	= "l3_clkdm",
358c2ecf20Sopenharmony_ci	.flags		= HWMOD_INIT_NO_IDLE,
368c2ecf20Sopenharmony_ci	.main_clk	= "dpll_ddr_m2_div2_ck",
378c2ecf20Sopenharmony_ci	.prcm		= {
388c2ecf20Sopenharmony_ci		.omap4	= {
398c2ecf20Sopenharmony_ci			.clkctrl_offs	= AM33XX_CM_PER_EMIF_CLKCTRL_OFFSET,
408c2ecf20Sopenharmony_ci			.modulemode	= MODULEMODE_SWCTRL,
418c2ecf20Sopenharmony_ci		},
428c2ecf20Sopenharmony_ci	},
438c2ecf20Sopenharmony_ci};
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci/* l4_hs */
468c2ecf20Sopenharmony_cistatic struct omap_hwmod am33xx_l4_hs_hwmod = {
478c2ecf20Sopenharmony_ci	.name		= "l4_hs",
488c2ecf20Sopenharmony_ci	.class		= &am33xx_l4_hwmod_class,
498c2ecf20Sopenharmony_ci	.clkdm_name	= "l4hs_clkdm",
508c2ecf20Sopenharmony_ci	.flags		= HWMOD_INIT_NO_IDLE,
518c2ecf20Sopenharmony_ci	.main_clk	= "l4hs_gclk",
528c2ecf20Sopenharmony_ci	.prcm		= {
538c2ecf20Sopenharmony_ci		.omap4	= {
548c2ecf20Sopenharmony_ci			.clkctrl_offs	= AM33XX_CM_PER_L4HS_CLKCTRL_OFFSET,
558c2ecf20Sopenharmony_ci			.modulemode	= MODULEMODE_SWCTRL,
568c2ecf20Sopenharmony_ci		},
578c2ecf20Sopenharmony_ci	},
588c2ecf20Sopenharmony_ci};
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_cistatic struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {
618c2ecf20Sopenharmony_ci	{ .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },
628c2ecf20Sopenharmony_ci};
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci/* wkup_m3  */
658c2ecf20Sopenharmony_cistatic struct omap_hwmod am33xx_wkup_m3_hwmod = {
668c2ecf20Sopenharmony_ci	.name		= "wkup_m3",
678c2ecf20Sopenharmony_ci	.class		= &am33xx_wkup_m3_hwmod_class,
688c2ecf20Sopenharmony_ci	.clkdm_name	= "l4_wkup_aon_clkdm",
698c2ecf20Sopenharmony_ci	/* Keep hardreset asserted */
708c2ecf20Sopenharmony_ci	.flags		= HWMOD_INIT_NO_RESET | HWMOD_NO_IDLEST,
718c2ecf20Sopenharmony_ci	.main_clk	= "dpll_core_m4_div2_ck",
728c2ecf20Sopenharmony_ci	.prcm		= {
738c2ecf20Sopenharmony_ci		.omap4	= {
748c2ecf20Sopenharmony_ci			.clkctrl_offs	= AM33XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,
758c2ecf20Sopenharmony_ci			.rstctrl_offs	= AM33XX_RM_WKUP_RSTCTRL_OFFSET,
768c2ecf20Sopenharmony_ci			.rstst_offs	= AM33XX_RM_WKUP_RSTST_OFFSET,
778c2ecf20Sopenharmony_ci			.modulemode	= MODULEMODE_SWCTRL,
788c2ecf20Sopenharmony_ci		},
798c2ecf20Sopenharmony_ci	},
808c2ecf20Sopenharmony_ci	.rst_lines	= am33xx_wkup_m3_resets,
818c2ecf20Sopenharmony_ci	.rst_lines_cnt	= ARRAY_SIZE(am33xx_wkup_m3_resets),
828c2ecf20Sopenharmony_ci};
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci/*
868c2ecf20Sopenharmony_ci * Modules omap_hwmod structures
878c2ecf20Sopenharmony_ci *
888c2ecf20Sopenharmony_ci * The following IPs are excluded for the moment because:
898c2ecf20Sopenharmony_ci * - They do not need an explicit SW control using omap_hwmod API.
908c2ecf20Sopenharmony_ci * - They still need to be validated with the driver
918c2ecf20Sopenharmony_ci *   properly adapted to omap_hwmod / omap_device
928c2ecf20Sopenharmony_ci *
938c2ecf20Sopenharmony_ci *    - cEFUSE (doesn't fall under any ocp_if)
948c2ecf20Sopenharmony_ci *    - clkdiv32k
958c2ecf20Sopenharmony_ci *    - ocp watch point
968c2ecf20Sopenharmony_ci */
978c2ecf20Sopenharmony_ci#if 0
988c2ecf20Sopenharmony_ci/*
998c2ecf20Sopenharmony_ci * 'cefuse' class
1008c2ecf20Sopenharmony_ci */
1018c2ecf20Sopenharmony_cistatic struct omap_hwmod_class am33xx_cefuse_hwmod_class = {
1028c2ecf20Sopenharmony_ci	.name		= "cefuse",
1038c2ecf20Sopenharmony_ci};
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_cistatic struct omap_hwmod am33xx_cefuse_hwmod = {
1068c2ecf20Sopenharmony_ci	.name		= "cefuse",
1078c2ecf20Sopenharmony_ci	.class		= &am33xx_cefuse_hwmod_class,
1088c2ecf20Sopenharmony_ci	.clkdm_name	= "l4_cefuse_clkdm",
1098c2ecf20Sopenharmony_ci	.main_clk	= "cefuse_fck",
1108c2ecf20Sopenharmony_ci	.prcm		= {
1118c2ecf20Sopenharmony_ci		.omap4	= {
1128c2ecf20Sopenharmony_ci			.clkctrl_offs	= AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL_OFFSET,
1138c2ecf20Sopenharmony_ci			.modulemode	= MODULEMODE_SWCTRL,
1148c2ecf20Sopenharmony_ci		},
1158c2ecf20Sopenharmony_ci	},
1168c2ecf20Sopenharmony_ci};
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci/*
1198c2ecf20Sopenharmony_ci * 'clkdiv32k' class
1208c2ecf20Sopenharmony_ci */
1218c2ecf20Sopenharmony_cistatic struct omap_hwmod_class am33xx_clkdiv32k_hwmod_class = {
1228c2ecf20Sopenharmony_ci	.name		= "clkdiv32k",
1238c2ecf20Sopenharmony_ci};
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_cistatic struct omap_hwmod am33xx_clkdiv32k_hwmod = {
1268c2ecf20Sopenharmony_ci	.name		= "clkdiv32k",
1278c2ecf20Sopenharmony_ci	.class		= &am33xx_clkdiv32k_hwmod_class,
1288c2ecf20Sopenharmony_ci	.clkdm_name	= "clk_24mhz_clkdm",
1298c2ecf20Sopenharmony_ci	.main_clk	= "clkdiv32k_ick",
1308c2ecf20Sopenharmony_ci	.prcm		= {
1318c2ecf20Sopenharmony_ci		.omap4	= {
1328c2ecf20Sopenharmony_ci			.clkctrl_offs	= AM33XX_CM_PER_CLKDIV32K_CLKCTRL_OFFSET,
1338c2ecf20Sopenharmony_ci			.modulemode	= MODULEMODE_SWCTRL,
1348c2ecf20Sopenharmony_ci		},
1358c2ecf20Sopenharmony_ci	},
1368c2ecf20Sopenharmony_ci};
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci/* ocpwp */
1398c2ecf20Sopenharmony_cistatic struct omap_hwmod_class am33xx_ocpwp_hwmod_class = {
1408c2ecf20Sopenharmony_ci	.name		= "ocpwp",
1418c2ecf20Sopenharmony_ci};
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_cistatic struct omap_hwmod am33xx_ocpwp_hwmod = {
1448c2ecf20Sopenharmony_ci	.name		= "ocpwp",
1458c2ecf20Sopenharmony_ci	.class		= &am33xx_ocpwp_hwmod_class,
1468c2ecf20Sopenharmony_ci	.clkdm_name	= "l4ls_clkdm",
1478c2ecf20Sopenharmony_ci	.main_clk	= "l4ls_gclk",
1488c2ecf20Sopenharmony_ci	.prcm		= {
1498c2ecf20Sopenharmony_ci		.omap4	= {
1508c2ecf20Sopenharmony_ci			.clkctrl_offs	= AM33XX_CM_PER_OCPWP_CLKCTRL_OFFSET,
1518c2ecf20Sopenharmony_ci			.modulemode	= MODULEMODE_SWCTRL,
1528c2ecf20Sopenharmony_ci		},
1538c2ecf20Sopenharmony_ci	},
1548c2ecf20Sopenharmony_ci};
1558c2ecf20Sopenharmony_ci#endif
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci/*
1588c2ecf20Sopenharmony_ci * 'debugss' class
1598c2ecf20Sopenharmony_ci * debug sub system
1608c2ecf20Sopenharmony_ci */
1618c2ecf20Sopenharmony_cistatic struct omap_hwmod_opt_clk debugss_opt_clks[] = {
1628c2ecf20Sopenharmony_ci	{ .role = "dbg_sysclk", .clk = "dbg_sysclk_ck" },
1638c2ecf20Sopenharmony_ci	{ .role = "dbg_clka", .clk = "dbg_clka_ck" },
1648c2ecf20Sopenharmony_ci};
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_cistatic struct omap_hwmod_class am33xx_debugss_hwmod_class = {
1678c2ecf20Sopenharmony_ci	.name		= "debugss",
1688c2ecf20Sopenharmony_ci};
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_cistatic struct omap_hwmod am33xx_debugss_hwmod = {
1718c2ecf20Sopenharmony_ci	.name		= "debugss",
1728c2ecf20Sopenharmony_ci	.class		= &am33xx_debugss_hwmod_class,
1738c2ecf20Sopenharmony_ci	.clkdm_name	= "l3_aon_clkdm",
1748c2ecf20Sopenharmony_ci	.main_clk	= "trace_clk_div_ck",
1758c2ecf20Sopenharmony_ci	.prcm		= {
1768c2ecf20Sopenharmony_ci		.omap4	= {
1778c2ecf20Sopenharmony_ci			.clkctrl_offs	= AM33XX_CM_WKUP_DEBUGSS_CLKCTRL_OFFSET,
1788c2ecf20Sopenharmony_ci			.modulemode	= MODULEMODE_SWCTRL,
1798c2ecf20Sopenharmony_ci		},
1808c2ecf20Sopenharmony_ci	},
1818c2ecf20Sopenharmony_ci	.opt_clks	= debugss_opt_clks,
1828c2ecf20Sopenharmony_ci	.opt_clks_cnt	= ARRAY_SIZE(debugss_opt_clks),
1838c2ecf20Sopenharmony_ci};
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_cistatic struct omap_hwmod am33xx_control_hwmod = {
1868c2ecf20Sopenharmony_ci	.name		= "control",
1878c2ecf20Sopenharmony_ci	.class		= &am33xx_control_hwmod_class,
1888c2ecf20Sopenharmony_ci	.clkdm_name	= "l4_wkup_clkdm",
1898c2ecf20Sopenharmony_ci	.flags		= HWMOD_INIT_NO_IDLE,
1908c2ecf20Sopenharmony_ci	.main_clk	= "dpll_core_m4_div2_ck",
1918c2ecf20Sopenharmony_ci	.prcm		= {
1928c2ecf20Sopenharmony_ci		.omap4	= {
1938c2ecf20Sopenharmony_ci			.clkctrl_offs	= AM33XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,
1948c2ecf20Sopenharmony_ci			.modulemode	= MODULEMODE_SWCTRL,
1958c2ecf20Sopenharmony_ci		},
1968c2ecf20Sopenharmony_ci	},
1978c2ecf20Sopenharmony_ci};
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ci/*
2018c2ecf20Sopenharmony_ci * Interfaces
2028c2ecf20Sopenharmony_ci */
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_ci/* l3 main -> emif */
2058c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if am33xx_l3_main__emif = {
2068c2ecf20Sopenharmony_ci	.master		= &am33xx_l3_main_hwmod,
2078c2ecf20Sopenharmony_ci	.slave		= &am33xx_emif_hwmod,
2088c2ecf20Sopenharmony_ci	.clk		= "dpll_core_m4_ck",
2098c2ecf20Sopenharmony_ci	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2108c2ecf20Sopenharmony_ci};
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_ci/* l3 main -> l4 hs */
2138c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if am33xx_l3_main__l4_hs = {
2148c2ecf20Sopenharmony_ci	.master		= &am33xx_l3_main_hwmod,
2158c2ecf20Sopenharmony_ci	.slave		= &am33xx_l4_hs_hwmod,
2168c2ecf20Sopenharmony_ci	.clk		= "l3s_gclk",
2178c2ecf20Sopenharmony_ci	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2188c2ecf20Sopenharmony_ci};
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci/* wkup m3 -> l4 wkup */
2218c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if am33xx_wkup_m3__l4_wkup = {
2228c2ecf20Sopenharmony_ci	.master		= &am33xx_wkup_m3_hwmod,
2238c2ecf20Sopenharmony_ci	.slave		= &am33xx_l4_wkup_hwmod,
2248c2ecf20Sopenharmony_ci	.clk		= "dpll_core_m4_div2_ck",
2258c2ecf20Sopenharmony_ci	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2268c2ecf20Sopenharmony_ci};
2278c2ecf20Sopenharmony_ci
2288c2ecf20Sopenharmony_ci/* l4 wkup -> wkup m3 */
2298c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if am33xx_l4_wkup__wkup_m3 = {
2308c2ecf20Sopenharmony_ci	.master		= &am33xx_l4_wkup_hwmod,
2318c2ecf20Sopenharmony_ci	.slave		= &am33xx_wkup_m3_hwmod,
2328c2ecf20Sopenharmony_ci	.clk		= "dpll_core_m4_div2_ck",
2338c2ecf20Sopenharmony_ci	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2348c2ecf20Sopenharmony_ci};
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci/* l3_main -> debugss */
2378c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if am33xx_l3_main__debugss = {
2388c2ecf20Sopenharmony_ci	.master		= &am33xx_l3_main_hwmod,
2398c2ecf20Sopenharmony_ci	.slave		= &am33xx_debugss_hwmod,
2408c2ecf20Sopenharmony_ci	.clk		= "dpll_core_m4_ck",
2418c2ecf20Sopenharmony_ci	.user		= OCP_USER_MPU,
2428c2ecf20Sopenharmony_ci};
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci/* l4 wkup -> smartreflex0 */
2458c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex0 = {
2468c2ecf20Sopenharmony_ci	.master		= &am33xx_l4_wkup_hwmod,
2478c2ecf20Sopenharmony_ci	.slave		= &am33xx_smartreflex0_hwmod,
2488c2ecf20Sopenharmony_ci	.clk		= "dpll_core_m4_div2_ck",
2498c2ecf20Sopenharmony_ci	.user		= OCP_USER_MPU,
2508c2ecf20Sopenharmony_ci};
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_ci/* l4 wkup -> smartreflex1 */
2538c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex1 = {
2548c2ecf20Sopenharmony_ci	.master		= &am33xx_l4_wkup_hwmod,
2558c2ecf20Sopenharmony_ci	.slave		= &am33xx_smartreflex1_hwmod,
2568c2ecf20Sopenharmony_ci	.clk		= "dpll_core_m4_div2_ck",
2578c2ecf20Sopenharmony_ci	.user		= OCP_USER_MPU,
2588c2ecf20Sopenharmony_ci};
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci/* l4 wkup -> control */
2618c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if am33xx_l4_wkup__control = {
2628c2ecf20Sopenharmony_ci	.master		= &am33xx_l4_wkup_hwmod,
2638c2ecf20Sopenharmony_ci	.slave		= &am33xx_control_hwmod,
2648c2ecf20Sopenharmony_ci	.clk		= "dpll_core_m4_div2_ck",
2658c2ecf20Sopenharmony_ci	.user		= OCP_USER_MPU,
2668c2ecf20Sopenharmony_ci};
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_cistatic struct omap_hwmod_ocp_if *am33xx_hwmod_ocp_ifs[] __initdata = {
2698c2ecf20Sopenharmony_ci	&am33xx_l3_main__emif,
2708c2ecf20Sopenharmony_ci	&am33xx_mpu__l3_main,
2718c2ecf20Sopenharmony_ci	&am33xx_mpu__prcm,
2728c2ecf20Sopenharmony_ci	&am33xx_l3_s__l4_ls,
2738c2ecf20Sopenharmony_ci	&am33xx_l3_s__l4_wkup,
2748c2ecf20Sopenharmony_ci	&am33xx_l3_main__l4_hs,
2758c2ecf20Sopenharmony_ci	&am33xx_l3_main__l3_s,
2768c2ecf20Sopenharmony_ci	&am33xx_l3_main__l3_instr,
2778c2ecf20Sopenharmony_ci	&am33xx_l3_s__l3_main,
2788c2ecf20Sopenharmony_ci	&am33xx_wkup_m3__l4_wkup,
2798c2ecf20Sopenharmony_ci	&am33xx_l3_main__debugss,
2808c2ecf20Sopenharmony_ci	&am33xx_l4_wkup__wkup_m3,
2818c2ecf20Sopenharmony_ci	&am33xx_l4_wkup__control,
2828c2ecf20Sopenharmony_ci	&am33xx_l4_wkup__smartreflex0,
2838c2ecf20Sopenharmony_ci	&am33xx_l4_wkup__smartreflex1,
2848c2ecf20Sopenharmony_ci	&am33xx_l3_s__gpmc,
2858c2ecf20Sopenharmony_ci	&am33xx_l3_main__ocmc,
2868c2ecf20Sopenharmony_ci	NULL,
2878c2ecf20Sopenharmony_ci};
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ciint __init am33xx_hwmod_init(void)
2908c2ecf20Sopenharmony_ci{
2918c2ecf20Sopenharmony_ci	omap_hwmod_am33xx_reg();
2928c2ecf20Sopenharmony_ci	omap_hwmod_init();
2938c2ecf20Sopenharmony_ci	return omap_hwmod_register_links(am33xx_hwmod_ocp_ifs);
2948c2ecf20Sopenharmony_ci}
295