18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * linux/arch/arm/mach-omap1/sleep.S 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Low-level OMAP7XX/1510/1610 sleep/wakeUp support 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Initial SA1110 code: 78c2ecf20Sopenharmony_ci * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com> 88c2ecf20Sopenharmony_ci * 98c2ecf20Sopenharmony_ci * Adapted for PXA by Nicolas Pitre: 108c2ecf20Sopenharmony_ci * Copyright (c) 2002 Monta Vista Software, Inc. 118c2ecf20Sopenharmony_ci * 128c2ecf20Sopenharmony_ci * Support for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com> 138c2ecf20Sopenharmony_ci * 148c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or modify it 158c2ecf20Sopenharmony_ci * under the terms of the GNU General Public License as published by the 168c2ecf20Sopenharmony_ci * Free Software Foundation; either version 2 of the License, or (at your 178c2ecf20Sopenharmony_ci * option) any later version. 188c2ecf20Sopenharmony_ci * 198c2ecf20Sopenharmony_ci * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED 208c2ecf20Sopenharmony_ci * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 218c2ecf20Sopenharmony_ci * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 228c2ecf20Sopenharmony_ci * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 238c2ecf20Sopenharmony_ci * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 248c2ecf20Sopenharmony_ci * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF 258c2ecf20Sopenharmony_ci * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON 268c2ecf20Sopenharmony_ci * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 278c2ecf20Sopenharmony_ci * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 288c2ecf20Sopenharmony_ci * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 298c2ecf20Sopenharmony_ci * 308c2ecf20Sopenharmony_ci * You should have received a copy of the GNU General Public License along 318c2ecf20Sopenharmony_ci * with this program; if not, write to the Free Software Foundation, Inc., 328c2ecf20Sopenharmony_ci * 675 Mass Ave, Cambridge, MA 02139, USA. 338c2ecf20Sopenharmony_ci */ 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci#include <linux/linkage.h> 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#include <asm/assembler.h> 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci#include <mach/hardware.h> 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci#include "iomap.h" 428c2ecf20Sopenharmony_ci#include "pm.h" 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci .text 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci/* 488c2ecf20Sopenharmony_ci * Forces OMAP into deep sleep state 498c2ecf20Sopenharmony_ci * 508c2ecf20Sopenharmony_ci * omapXXXX_cpu_suspend() 518c2ecf20Sopenharmony_ci * 528c2ecf20Sopenharmony_ci * The values of the registers ARM_IDLECT1 and ARM_IDLECT2 are passed 538c2ecf20Sopenharmony_ci * as arg0 and arg1 from caller. arg0 is stored in register r0 and arg1 548c2ecf20Sopenharmony_ci * in register r1. 558c2ecf20Sopenharmony_ci * 568c2ecf20Sopenharmony_ci * Note: This code get's copied to internal SRAM at boot. When the OMAP 578c2ecf20Sopenharmony_ci * wakes up it continues execution at the point it went to sleep. 588c2ecf20Sopenharmony_ci * 598c2ecf20Sopenharmony_ci * Note: Because of errata work arounds we have processor specific functions 608c2ecf20Sopenharmony_ci * here. They are mostly the same, but slightly different. 618c2ecf20Sopenharmony_ci * 628c2ecf20Sopenharmony_ci */ 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850) 658c2ecf20Sopenharmony_ci .align 3 668c2ecf20Sopenharmony_ciENTRY(omap7xx_cpu_suspend) 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci @ save registers on stack 698c2ecf20Sopenharmony_ci stmfd sp!, {r0 - r12, lr} 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci @ Drain write cache 728c2ecf20Sopenharmony_ci mov r4, #0 738c2ecf20Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 748c2ecf20Sopenharmony_ci nop 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci @ load base address of Traffic Controller 778c2ecf20Sopenharmony_ci mov r6, #TCMIF_ASM_BASE & 0xff000000 788c2ecf20Sopenharmony_ci orr r6, r6, #TCMIF_ASM_BASE & 0x00ff0000 798c2ecf20Sopenharmony_ci orr r6, r6, #TCMIF_ASM_BASE & 0x0000ff00 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci @ prepare to put SDRAM into self-refresh manually 828c2ecf20Sopenharmony_ci ldr r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff] 838c2ecf20Sopenharmony_ci orr r9, r7, #SELF_REFRESH_MODE & 0xff000000 848c2ecf20Sopenharmony_ci orr r9, r9, #SELF_REFRESH_MODE & 0x000000ff 858c2ecf20Sopenharmony_ci str r9, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff] 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_ci @ prepare to put EMIFS to Sleep 888c2ecf20Sopenharmony_ci ldr r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 898c2ecf20Sopenharmony_ci orr r9, r8, #IDLE_EMIFS_REQUEST & 0xff 908c2ecf20Sopenharmony_ci str r9, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci @ load base address of ARM_IDLECT1 and ARM_IDLECT2 938c2ecf20Sopenharmony_ci mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000 948c2ecf20Sopenharmony_ci orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000 958c2ecf20Sopenharmony_ci orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci @ turn off clock domains 988c2ecf20Sopenharmony_ci @ do not disable PERCK (0x04) 998c2ecf20Sopenharmony_ci mov r5, #OMAP7XX_IDLECT2_SLEEP_VAL & 0xff 1008c2ecf20Sopenharmony_ci orr r5, r5, #OMAP7XX_IDLECT2_SLEEP_VAL & 0xff00 1018c2ecf20Sopenharmony_ci strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff] 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci @ request ARM idle 1048c2ecf20Sopenharmony_ci mov r3, #OMAP7XX_IDLECT1_SLEEP_VAL & 0xff 1058c2ecf20Sopenharmony_ci orr r3, r3, #OMAP7XX_IDLECT1_SLEEP_VAL & 0xff00 1068c2ecf20Sopenharmony_ci strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff] 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci @ disable instruction cache 1098c2ecf20Sopenharmony_ci mrc p15, 0, r9, c1, c0, 0 1108c2ecf20Sopenharmony_ci bic r2, r9, #0x1000 1118c2ecf20Sopenharmony_ci mcr p15, 0, r2, c1, c0, 0 1128c2ecf20Sopenharmony_ci nop 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci/* 1158c2ecf20Sopenharmony_ci * Let's wait for the next wake up event to wake us up. r0 can't be 1168c2ecf20Sopenharmony_ci * used here because r0 holds ARM_IDLECT1 1178c2ecf20Sopenharmony_ci */ 1188c2ecf20Sopenharmony_ci mov r2, #0 1198c2ecf20Sopenharmony_ci mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt 1208c2ecf20Sopenharmony_ci/* 1218c2ecf20Sopenharmony_ci * omap7xx_cpu_suspend()'s resume point. 1228c2ecf20Sopenharmony_ci * 1238c2ecf20Sopenharmony_ci * It will just start executing here, so we'll restore stuff from the 1248c2ecf20Sopenharmony_ci * stack. 1258c2ecf20Sopenharmony_ci */ 1268c2ecf20Sopenharmony_ci @ re-enable Icache 1278c2ecf20Sopenharmony_ci mcr p15, 0, r9, c1, c0, 0 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci @ reset the ARM_IDLECT1 and ARM_IDLECT2. 1308c2ecf20Sopenharmony_ci strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff] 1318c2ecf20Sopenharmony_ci strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff] 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci @ Restore EMIFF controls 1348c2ecf20Sopenharmony_ci str r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff] 1358c2ecf20Sopenharmony_ci str r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci @ restore regs and return 1388c2ecf20Sopenharmony_ci ldmfd sp!, {r0 - r12, pc} 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ciENTRY(omap7xx_cpu_suspend_sz) 1418c2ecf20Sopenharmony_ci .word . - omap7xx_cpu_suspend 1428c2ecf20Sopenharmony_ci#endif /* CONFIG_ARCH_OMAP730 || CONFIG_ARCH_OMAP850 */ 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci#ifdef CONFIG_ARCH_OMAP15XX 1458c2ecf20Sopenharmony_ci .align 3 1468c2ecf20Sopenharmony_ciENTRY(omap1510_cpu_suspend) 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci @ save registers on stack 1498c2ecf20Sopenharmony_ci stmfd sp!, {r0 - r12, lr} 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci @ load base address of Traffic Controller 1528c2ecf20Sopenharmony_ci mov r4, #TCMIF_ASM_BASE & 0xff000000 1538c2ecf20Sopenharmony_ci orr r4, r4, #TCMIF_ASM_BASE & 0x00ff0000 1548c2ecf20Sopenharmony_ci orr r4, r4, #TCMIF_ASM_BASE & 0x0000ff00 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci @ work around errata of OMAP1510 PDE bit for TC shut down 1578c2ecf20Sopenharmony_ci @ clear PDE bit 1588c2ecf20Sopenharmony_ci ldr r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 1598c2ecf20Sopenharmony_ci bic r5, r5, #PDE_BIT & 0xff 1608c2ecf20Sopenharmony_ci str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci @ set PWD_EN bit 1638c2ecf20Sopenharmony_ci and r5, r5, #PWD_EN_BIT & 0xff 1648c2ecf20Sopenharmony_ci str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci @ prepare to put SDRAM into self-refresh manually 1678c2ecf20Sopenharmony_ci ldr r5, [r4, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff] 1688c2ecf20Sopenharmony_ci orr r5, r5, #SELF_REFRESH_MODE & 0xff000000 1698c2ecf20Sopenharmony_ci orr r5, r5, #SELF_REFRESH_MODE & 0x000000ff 1708c2ecf20Sopenharmony_ci str r5, [r4, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff] 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_ci @ prepare to put EMIFS to Sleep 1738c2ecf20Sopenharmony_ci ldr r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 1748c2ecf20Sopenharmony_ci orr r5, r5, #IDLE_EMIFS_REQUEST & 0xff 1758c2ecf20Sopenharmony_ci str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci @ load base address of ARM_IDLECT1 and ARM_IDLECT2 1788c2ecf20Sopenharmony_ci mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000 1798c2ecf20Sopenharmony_ci orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000 1808c2ecf20Sopenharmony_ci orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci @ turn off clock domains 1838c2ecf20Sopenharmony_ci mov r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff 1848c2ecf20Sopenharmony_ci orr r5, r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff00 1858c2ecf20Sopenharmony_ci strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff] 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_ci @ request ARM idle 1888c2ecf20Sopenharmony_ci mov r3, #OMAP1510_DEEP_SLEEP_REQUEST & 0xff 1898c2ecf20Sopenharmony_ci orr r3, r3, #OMAP1510_DEEP_SLEEP_REQUEST & 0xff00 1908c2ecf20Sopenharmony_ci strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff] 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci mov r5, #IDLE_WAIT_CYCLES & 0xff 1938c2ecf20Sopenharmony_ci orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00 1948c2ecf20Sopenharmony_cil_1510_2: 1958c2ecf20Sopenharmony_ci subs r5, r5, #1 1968c2ecf20Sopenharmony_ci bne l_1510_2 1978c2ecf20Sopenharmony_ci/* 1988c2ecf20Sopenharmony_ci * Let's wait for the next wake up event to wake us up. r0 can't be 1998c2ecf20Sopenharmony_ci * used here because r0 holds ARM_IDLECT1 2008c2ecf20Sopenharmony_ci */ 2018c2ecf20Sopenharmony_ci mov r2, #0 2028c2ecf20Sopenharmony_ci mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt 2038c2ecf20Sopenharmony_ci/* 2048c2ecf20Sopenharmony_ci * omap1510_cpu_suspend()'s resume point. 2058c2ecf20Sopenharmony_ci * 2068c2ecf20Sopenharmony_ci * It will just start executing here, so we'll restore stuff from the 2078c2ecf20Sopenharmony_ci * stack, reset the ARM_IDLECT1 and ARM_IDLECT2. 2088c2ecf20Sopenharmony_ci */ 2098c2ecf20Sopenharmony_ci strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff] 2108c2ecf20Sopenharmony_ci strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff] 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_ci @ restore regs and return 2138c2ecf20Sopenharmony_ci ldmfd sp!, {r0 - r12, pc} 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ciENTRY(omap1510_cpu_suspend_sz) 2168c2ecf20Sopenharmony_ci .word . - omap1510_cpu_suspend 2178c2ecf20Sopenharmony_ci#endif /* CONFIG_ARCH_OMAP15XX */ 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci#if defined(CONFIG_ARCH_OMAP16XX) 2208c2ecf20Sopenharmony_ci .align 3 2218c2ecf20Sopenharmony_ciENTRY(omap1610_cpu_suspend) 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci @ save registers on stack 2248c2ecf20Sopenharmony_ci stmfd sp!, {r0 - r12, lr} 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci @ Drain write cache 2278c2ecf20Sopenharmony_ci mov r4, #0 2288c2ecf20Sopenharmony_ci mcr p15, 0, r0, c7, c10, 4 2298c2ecf20Sopenharmony_ci nop 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci @ Load base address of Traffic Controller 2328c2ecf20Sopenharmony_ci mov r6, #TCMIF_ASM_BASE & 0xff000000 2338c2ecf20Sopenharmony_ci orr r6, r6, #TCMIF_ASM_BASE & 0x00ff0000 2348c2ecf20Sopenharmony_ci orr r6, r6, #TCMIF_ASM_BASE & 0x0000ff00 2358c2ecf20Sopenharmony_ci 2368c2ecf20Sopenharmony_ci @ Prepare to put SDRAM into self-refresh manually 2378c2ecf20Sopenharmony_ci ldr r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff] 2388c2ecf20Sopenharmony_ci orr r9, r7, #SELF_REFRESH_MODE & 0xff000000 2398c2ecf20Sopenharmony_ci orr r9, r9, #SELF_REFRESH_MODE & 0x000000ff 2408c2ecf20Sopenharmony_ci str r9, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff] 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci @ Prepare to put EMIFS to Sleep 2438c2ecf20Sopenharmony_ci ldr r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 2448c2ecf20Sopenharmony_ci orr r9, r8, #IDLE_EMIFS_REQUEST & 0xff 2458c2ecf20Sopenharmony_ci str r9, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci @ Load base address of ARM_IDLECT1 and ARM_IDLECT2 2488c2ecf20Sopenharmony_ci mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000 2498c2ecf20Sopenharmony_ci orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000 2508c2ecf20Sopenharmony_ci orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci @ Turn off clock domains 2538c2ecf20Sopenharmony_ci @ Do not disable PERCK (0x04) 2548c2ecf20Sopenharmony_ci mov r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff 2558c2ecf20Sopenharmony_ci orr r5, r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff00 2568c2ecf20Sopenharmony_ci strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff] 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci @ Request ARM idle 2598c2ecf20Sopenharmony_ci mov r3, #OMAP1610_IDLECT1_SLEEP_VAL & 0xff 2608c2ecf20Sopenharmony_ci orr r3, r3, #OMAP1610_IDLECT1_SLEEP_VAL & 0xff00 2618c2ecf20Sopenharmony_ci strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff] 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_ci/* 2648c2ecf20Sopenharmony_ci * Let's wait for the next wake up event to wake us up. r0 can't be 2658c2ecf20Sopenharmony_ci * used here because r0 holds ARM_IDLECT1 2668c2ecf20Sopenharmony_ci */ 2678c2ecf20Sopenharmony_ci mov r2, #0 2688c2ecf20Sopenharmony_ci mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci @ Errata (HEL3SU467, section 1.4.4) specifies nop-instructions 2718c2ecf20Sopenharmony_ci @ according to this formula: 2728c2ecf20Sopenharmony_ci @ 2 + (4*DPLL_MULT)/DPLL_DIV/ARMDIV 2738c2ecf20Sopenharmony_ci @ Max DPLL_MULT = 18 2748c2ecf20Sopenharmony_ci @ DPLL_DIV = 1 2758c2ecf20Sopenharmony_ci @ ARMDIV = 1 2768c2ecf20Sopenharmony_ci @ => 74 nop-instructions 2778c2ecf20Sopenharmony_ci nop 2788c2ecf20Sopenharmony_ci nop 2798c2ecf20Sopenharmony_ci nop 2808c2ecf20Sopenharmony_ci nop 2818c2ecf20Sopenharmony_ci nop 2828c2ecf20Sopenharmony_ci nop 2838c2ecf20Sopenharmony_ci nop 2848c2ecf20Sopenharmony_ci nop 2858c2ecf20Sopenharmony_ci nop 2868c2ecf20Sopenharmony_ci nop @10 2878c2ecf20Sopenharmony_ci nop 2888c2ecf20Sopenharmony_ci nop 2898c2ecf20Sopenharmony_ci nop 2908c2ecf20Sopenharmony_ci nop 2918c2ecf20Sopenharmony_ci nop 2928c2ecf20Sopenharmony_ci nop 2938c2ecf20Sopenharmony_ci nop 2948c2ecf20Sopenharmony_ci nop 2958c2ecf20Sopenharmony_ci nop 2968c2ecf20Sopenharmony_ci nop @20 2978c2ecf20Sopenharmony_ci nop 2988c2ecf20Sopenharmony_ci nop 2998c2ecf20Sopenharmony_ci nop 3008c2ecf20Sopenharmony_ci nop 3018c2ecf20Sopenharmony_ci nop 3028c2ecf20Sopenharmony_ci nop 3038c2ecf20Sopenharmony_ci nop 3048c2ecf20Sopenharmony_ci nop 3058c2ecf20Sopenharmony_ci nop 3068c2ecf20Sopenharmony_ci nop @30 3078c2ecf20Sopenharmony_ci nop 3088c2ecf20Sopenharmony_ci nop 3098c2ecf20Sopenharmony_ci nop 3108c2ecf20Sopenharmony_ci nop 3118c2ecf20Sopenharmony_ci nop 3128c2ecf20Sopenharmony_ci nop 3138c2ecf20Sopenharmony_ci nop 3148c2ecf20Sopenharmony_ci nop 3158c2ecf20Sopenharmony_ci nop 3168c2ecf20Sopenharmony_ci nop @40 3178c2ecf20Sopenharmony_ci nop 3188c2ecf20Sopenharmony_ci nop 3198c2ecf20Sopenharmony_ci nop 3208c2ecf20Sopenharmony_ci nop 3218c2ecf20Sopenharmony_ci nop 3228c2ecf20Sopenharmony_ci nop 3238c2ecf20Sopenharmony_ci nop 3248c2ecf20Sopenharmony_ci nop 3258c2ecf20Sopenharmony_ci nop 3268c2ecf20Sopenharmony_ci nop @50 3278c2ecf20Sopenharmony_ci nop 3288c2ecf20Sopenharmony_ci nop 3298c2ecf20Sopenharmony_ci nop 3308c2ecf20Sopenharmony_ci nop 3318c2ecf20Sopenharmony_ci nop 3328c2ecf20Sopenharmony_ci nop 3338c2ecf20Sopenharmony_ci nop 3348c2ecf20Sopenharmony_ci nop 3358c2ecf20Sopenharmony_ci nop 3368c2ecf20Sopenharmony_ci nop @60 3378c2ecf20Sopenharmony_ci nop 3388c2ecf20Sopenharmony_ci nop 3398c2ecf20Sopenharmony_ci nop 3408c2ecf20Sopenharmony_ci nop 3418c2ecf20Sopenharmony_ci nop 3428c2ecf20Sopenharmony_ci nop 3438c2ecf20Sopenharmony_ci nop 3448c2ecf20Sopenharmony_ci nop 3458c2ecf20Sopenharmony_ci nop 3468c2ecf20Sopenharmony_ci nop @70 3478c2ecf20Sopenharmony_ci nop 3488c2ecf20Sopenharmony_ci nop 3498c2ecf20Sopenharmony_ci nop 3508c2ecf20Sopenharmony_ci nop @74 3518c2ecf20Sopenharmony_ci/* 3528c2ecf20Sopenharmony_ci * omap1610_cpu_suspend()'s resume point. 3538c2ecf20Sopenharmony_ci * 3548c2ecf20Sopenharmony_ci * It will just start executing here, so we'll restore stuff from the 3558c2ecf20Sopenharmony_ci * stack. 3568c2ecf20Sopenharmony_ci */ 3578c2ecf20Sopenharmony_ci @ Restore the ARM_IDLECT1 and ARM_IDLECT2. 3588c2ecf20Sopenharmony_ci strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff] 3598c2ecf20Sopenharmony_ci strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff] 3608c2ecf20Sopenharmony_ci 3618c2ecf20Sopenharmony_ci @ Restore EMIFF controls 3628c2ecf20Sopenharmony_ci str r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff] 3638c2ecf20Sopenharmony_ci str r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff] 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci @ Restore regs and return 3668c2ecf20Sopenharmony_ci ldmfd sp!, {r0 - r12, pc} 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ciENTRY(omap1610_cpu_suspend_sz) 3698c2ecf20Sopenharmony_ci .word . - omap1610_cpu_suspend 3708c2ecf20Sopenharmony_ci#endif /* CONFIG_ARCH_OMAP16XX */ 371