18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * OMAP1 reset support
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci#include <linux/kernel.h>
68c2ecf20Sopenharmony_ci#include <linux/io.h>
78c2ecf20Sopenharmony_ci#include <linux/reboot.h>
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <mach/hardware.h>
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include "iomap.h"
128c2ecf20Sopenharmony_ci#include "common.h"
138c2ecf20Sopenharmony_ci
148c2ecf20Sopenharmony_ci/* ARM_SYSST bit shifts related to SoC reset sources */
158c2ecf20Sopenharmony_ci#define ARM_SYSST_POR_SHIFT				5
168c2ecf20Sopenharmony_ci#define ARM_SYSST_EXT_RST_SHIFT				4
178c2ecf20Sopenharmony_ci#define ARM_SYSST_ARM_WDRST_SHIFT			2
188c2ecf20Sopenharmony_ci#define ARM_SYSST_GLOB_SWRST_SHIFT			1
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci/* Standardized reset source bits (across all OMAP SoCs) */
218c2ecf20Sopenharmony_ci#define OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT		0
228c2ecf20Sopenharmony_ci#define OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT		1
238c2ecf20Sopenharmony_ci#define OMAP_MPU_WD_RST_SRC_ID_SHIFT			3
248c2ecf20Sopenharmony_ci#define OMAP_EXTWARM_RST_SRC_ID_SHIFT			5
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_civoid omap1_restart(enum reboot_mode mode, const char *cmd)
288c2ecf20Sopenharmony_ci{
298c2ecf20Sopenharmony_ci	/*
308c2ecf20Sopenharmony_ci	 * Workaround for 5912/1611b bug mentioned in sprz209d.pdf p. 28
318c2ecf20Sopenharmony_ci	 * "Global Software Reset Affects Traffic Controller Frequency".
328c2ecf20Sopenharmony_ci	 */
338c2ecf20Sopenharmony_ci	if (cpu_is_omap5912()) {
348c2ecf20Sopenharmony_ci		omap_writew(omap_readw(DPLL_CTL) & ~(1 << 4), DPLL_CTL);
358c2ecf20Sopenharmony_ci		omap_writew(0x8, ARM_RSTCT1);
368c2ecf20Sopenharmony_ci	}
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci	omap_writew(1, ARM_RSTCT1);
398c2ecf20Sopenharmony_ci}
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci/**
428c2ecf20Sopenharmony_ci * omap1_get_reset_sources - return the source of the SoC's last reset
438c2ecf20Sopenharmony_ci *
448c2ecf20Sopenharmony_ci * Returns bits that represent the last reset source for the SoC.  The
458c2ecf20Sopenharmony_ci * format is standardized across OMAPs for use by the OMAP watchdog.
468c2ecf20Sopenharmony_ci */
478c2ecf20Sopenharmony_ciu32 omap1_get_reset_sources(void)
488c2ecf20Sopenharmony_ci{
498c2ecf20Sopenharmony_ci	u32 ret = 0;
508c2ecf20Sopenharmony_ci	u16 rs;
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci	rs = __raw_readw(OMAP1_IO_ADDRESS(ARM_SYSST));
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci	if (rs & (1 << ARM_SYSST_POR_SHIFT))
558c2ecf20Sopenharmony_ci		ret |= 1 << OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT;
568c2ecf20Sopenharmony_ci	if (rs & (1 << ARM_SYSST_EXT_RST_SHIFT))
578c2ecf20Sopenharmony_ci		ret |= 1 << OMAP_EXTWARM_RST_SRC_ID_SHIFT;
588c2ecf20Sopenharmony_ci	if (rs & (1 << ARM_SYSST_ARM_WDRST_SHIFT))
598c2ecf20Sopenharmony_ci		ret |= 1 << OMAP_MPU_WD_RST_SRC_ID_SHIFT;
608c2ecf20Sopenharmony_ci	if (rs & (1 << ARM_SYSST_GLOB_SWRST_SHIFT))
618c2ecf20Sopenharmony_ci		ret |= 1 << OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT;
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci	return ret;
648c2ecf20Sopenharmony_ci}
65