18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * linux/arch/arm/mach-omap1/devices.c
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * OMAP1 platform device setup/initialization
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h>
98c2ecf20Sopenharmony_ci#include <linux/gpio.h>
108c2ecf20Sopenharmony_ci#include <linux/module.h>
118c2ecf20Sopenharmony_ci#include <linux/kernel.h>
128c2ecf20Sopenharmony_ci#include <linux/init.h>
138c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
148c2ecf20Sopenharmony_ci#include <linux/spi/spi.h>
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#include <linux/platform_data/omap-wd-timer.h>
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#include <asm/mach/map.h>
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#include <mach/tc.h>
218c2ecf20Sopenharmony_ci#include <mach/mux.h>
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#include <mach/omap7xx.h>
248c2ecf20Sopenharmony_ci#include <mach/hardware.h>
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include "common.h"
278c2ecf20Sopenharmony_ci#include "clock.h"
288c2ecf20Sopenharmony_ci#include "mmc.h"
298c2ecf20Sopenharmony_ci#include "sram.h"
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci#if IS_ENABLED(CONFIG_RTC_DRV_OMAP)
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci#define	OMAP_RTC_BASE		0xfffb4800
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_cistatic struct resource rtc_resources[] = {
368c2ecf20Sopenharmony_ci	{
378c2ecf20Sopenharmony_ci		.start		= OMAP_RTC_BASE,
388c2ecf20Sopenharmony_ci		.end		= OMAP_RTC_BASE + 0x5f,
398c2ecf20Sopenharmony_ci		.flags		= IORESOURCE_MEM,
408c2ecf20Sopenharmony_ci	},
418c2ecf20Sopenharmony_ci	{
428c2ecf20Sopenharmony_ci		.start		= INT_RTC_TIMER,
438c2ecf20Sopenharmony_ci		.flags		= IORESOURCE_IRQ,
448c2ecf20Sopenharmony_ci	},
458c2ecf20Sopenharmony_ci	{
468c2ecf20Sopenharmony_ci		.start		= INT_RTC_ALARM,
478c2ecf20Sopenharmony_ci		.flags		= IORESOURCE_IRQ,
488c2ecf20Sopenharmony_ci	},
498c2ecf20Sopenharmony_ci};
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_cistatic struct platform_device omap_rtc_device = {
528c2ecf20Sopenharmony_ci	.name           = "omap_rtc",
538c2ecf20Sopenharmony_ci	.id             = -1,
548c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(rtc_resources),
558c2ecf20Sopenharmony_ci	.resource	= rtc_resources,
568c2ecf20Sopenharmony_ci};
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_cistatic void omap_init_rtc(void)
598c2ecf20Sopenharmony_ci{
608c2ecf20Sopenharmony_ci	(void) platform_device_register(&omap_rtc_device);
618c2ecf20Sopenharmony_ci}
628c2ecf20Sopenharmony_ci#else
638c2ecf20Sopenharmony_cistatic inline void omap_init_rtc(void) {}
648c2ecf20Sopenharmony_ci#endif
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_cistatic inline void omap_init_mbox(void) { }
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_ci/*-------------------------------------------------------------------------*/
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci#if IS_ENABLED(CONFIG_MMC_OMAP)
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_cistatic inline void omap1_mmc_mux(struct omap_mmc_platform_data *mmc_controller,
738c2ecf20Sopenharmony_ci			int controller_nr)
748c2ecf20Sopenharmony_ci{
758c2ecf20Sopenharmony_ci	if (controller_nr == 0) {
768c2ecf20Sopenharmony_ci		if (cpu_is_omap7xx()) {
778c2ecf20Sopenharmony_ci			omap_cfg_reg(MMC_7XX_CMD);
788c2ecf20Sopenharmony_ci			omap_cfg_reg(MMC_7XX_CLK);
798c2ecf20Sopenharmony_ci			omap_cfg_reg(MMC_7XX_DAT0);
808c2ecf20Sopenharmony_ci		} else {
818c2ecf20Sopenharmony_ci			omap_cfg_reg(MMC_CMD);
828c2ecf20Sopenharmony_ci			omap_cfg_reg(MMC_CLK);
838c2ecf20Sopenharmony_ci			omap_cfg_reg(MMC_DAT0);
848c2ecf20Sopenharmony_ci		}
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci		if (cpu_is_omap1710()) {
878c2ecf20Sopenharmony_ci			omap_cfg_reg(M15_1710_MMC_CLKI);
888c2ecf20Sopenharmony_ci			omap_cfg_reg(P19_1710_MMC_CMDDIR);
898c2ecf20Sopenharmony_ci			omap_cfg_reg(P20_1710_MMC_DATDIR0);
908c2ecf20Sopenharmony_ci		}
918c2ecf20Sopenharmony_ci		if (mmc_controller->slots[0].wires == 4 && !cpu_is_omap7xx()) {
928c2ecf20Sopenharmony_ci			omap_cfg_reg(MMC_DAT1);
938c2ecf20Sopenharmony_ci			/* NOTE: DAT2 can be on W10 (here) or M15 */
948c2ecf20Sopenharmony_ci			if (!mmc_controller->slots[0].nomux)
958c2ecf20Sopenharmony_ci				omap_cfg_reg(MMC_DAT2);
968c2ecf20Sopenharmony_ci			omap_cfg_reg(MMC_DAT3);
978c2ecf20Sopenharmony_ci		}
988c2ecf20Sopenharmony_ci	}
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci	/* Block 2 is on newer chips, and has many pinout options */
1018c2ecf20Sopenharmony_ci	if (cpu_is_omap16xx() && controller_nr == 1) {
1028c2ecf20Sopenharmony_ci		if (!mmc_controller->slots[1].nomux) {
1038c2ecf20Sopenharmony_ci			omap_cfg_reg(Y8_1610_MMC2_CMD);
1048c2ecf20Sopenharmony_ci			omap_cfg_reg(Y10_1610_MMC2_CLK);
1058c2ecf20Sopenharmony_ci			omap_cfg_reg(R18_1610_MMC2_CLKIN);
1068c2ecf20Sopenharmony_ci			omap_cfg_reg(W8_1610_MMC2_DAT0);
1078c2ecf20Sopenharmony_ci			if (mmc_controller->slots[1].wires == 4) {
1088c2ecf20Sopenharmony_ci				omap_cfg_reg(V8_1610_MMC2_DAT1);
1098c2ecf20Sopenharmony_ci				omap_cfg_reg(W15_1610_MMC2_DAT2);
1108c2ecf20Sopenharmony_ci				omap_cfg_reg(R10_1610_MMC2_DAT3);
1118c2ecf20Sopenharmony_ci			}
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ci			/* These are needed for the level shifter */
1148c2ecf20Sopenharmony_ci			omap_cfg_reg(V9_1610_MMC2_CMDDIR);
1158c2ecf20Sopenharmony_ci			omap_cfg_reg(V5_1610_MMC2_DATDIR0);
1168c2ecf20Sopenharmony_ci			omap_cfg_reg(W19_1610_MMC2_DATDIR1);
1178c2ecf20Sopenharmony_ci		}
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci		/* Feedback clock must be set on OMAP-1710 MMC2 */
1208c2ecf20Sopenharmony_ci		if (cpu_is_omap1710())
1218c2ecf20Sopenharmony_ci			omap_writel(omap_readl(MOD_CONF_CTRL_1) | (1 << 24),
1228c2ecf20Sopenharmony_ci					MOD_CONF_CTRL_1);
1238c2ecf20Sopenharmony_ci	}
1248c2ecf20Sopenharmony_ci}
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci#define OMAP_MMC_NR_RES		4
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci/*
1298c2ecf20Sopenharmony_ci * Register MMC devices.
1308c2ecf20Sopenharmony_ci */
1318c2ecf20Sopenharmony_cistatic int __init omap_mmc_add(const char *name, int id, unsigned long base,
1328c2ecf20Sopenharmony_ci				unsigned long size, unsigned int irq,
1338c2ecf20Sopenharmony_ci				unsigned rx_req, unsigned tx_req,
1348c2ecf20Sopenharmony_ci				struct omap_mmc_platform_data *data)
1358c2ecf20Sopenharmony_ci{
1368c2ecf20Sopenharmony_ci	struct platform_device *pdev;
1378c2ecf20Sopenharmony_ci	struct resource res[OMAP_MMC_NR_RES];
1388c2ecf20Sopenharmony_ci	int ret;
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci	pdev = platform_device_alloc(name, id);
1418c2ecf20Sopenharmony_ci	if (!pdev)
1428c2ecf20Sopenharmony_ci		return -ENOMEM;
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci	memset(res, 0, OMAP_MMC_NR_RES * sizeof(struct resource));
1458c2ecf20Sopenharmony_ci	res[0].start = base;
1468c2ecf20Sopenharmony_ci	res[0].end = base + size - 1;
1478c2ecf20Sopenharmony_ci	res[0].flags = IORESOURCE_MEM;
1488c2ecf20Sopenharmony_ci	res[1].start = res[1].end = irq;
1498c2ecf20Sopenharmony_ci	res[1].flags = IORESOURCE_IRQ;
1508c2ecf20Sopenharmony_ci	res[2].start = rx_req;
1518c2ecf20Sopenharmony_ci	res[2].name = "rx";
1528c2ecf20Sopenharmony_ci	res[2].flags = IORESOURCE_DMA;
1538c2ecf20Sopenharmony_ci	res[3].start = tx_req;
1548c2ecf20Sopenharmony_ci	res[3].name = "tx";
1558c2ecf20Sopenharmony_ci	res[3].flags = IORESOURCE_DMA;
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	if (cpu_is_omap7xx())
1588c2ecf20Sopenharmony_ci		data->slots[0].features = MMC_OMAP7XX;
1598c2ecf20Sopenharmony_ci	if (cpu_is_omap15xx())
1608c2ecf20Sopenharmony_ci		data->slots[0].features = MMC_OMAP15XX;
1618c2ecf20Sopenharmony_ci	if (cpu_is_omap16xx())
1628c2ecf20Sopenharmony_ci		data->slots[0].features = MMC_OMAP16XX;
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci	ret = platform_device_add_resources(pdev, res, ARRAY_SIZE(res));
1658c2ecf20Sopenharmony_ci	if (ret == 0)
1668c2ecf20Sopenharmony_ci		ret = platform_device_add_data(pdev, data, sizeof(*data));
1678c2ecf20Sopenharmony_ci	if (ret)
1688c2ecf20Sopenharmony_ci		goto fail;
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci	ret = platform_device_add(pdev);
1718c2ecf20Sopenharmony_ci	if (ret)
1728c2ecf20Sopenharmony_ci		goto fail;
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci	/* return device handle to board setup code */
1758c2ecf20Sopenharmony_ci	data->dev = &pdev->dev;
1768c2ecf20Sopenharmony_ci	return 0;
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_cifail:
1798c2ecf20Sopenharmony_ci	platform_device_put(pdev);
1808c2ecf20Sopenharmony_ci	return ret;
1818c2ecf20Sopenharmony_ci}
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_civoid __init omap1_init_mmc(struct omap_mmc_platform_data **mmc_data,
1848c2ecf20Sopenharmony_ci			int nr_controllers)
1858c2ecf20Sopenharmony_ci{
1868c2ecf20Sopenharmony_ci	int i;
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci	for (i = 0; i < nr_controllers; i++) {
1898c2ecf20Sopenharmony_ci		unsigned long base, size;
1908c2ecf20Sopenharmony_ci		unsigned rx_req, tx_req;
1918c2ecf20Sopenharmony_ci		unsigned int irq = 0;
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_ci		if (!mmc_data[i])
1948c2ecf20Sopenharmony_ci			continue;
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_ci		omap1_mmc_mux(mmc_data[i], i);
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci		switch (i) {
1998c2ecf20Sopenharmony_ci		case 0:
2008c2ecf20Sopenharmony_ci			base = OMAP1_MMC1_BASE;
2018c2ecf20Sopenharmony_ci			irq = INT_MMC;
2028c2ecf20Sopenharmony_ci			rx_req = 22;
2038c2ecf20Sopenharmony_ci			tx_req = 21;
2048c2ecf20Sopenharmony_ci			break;
2058c2ecf20Sopenharmony_ci		case 1:
2068c2ecf20Sopenharmony_ci			if (!cpu_is_omap16xx())
2078c2ecf20Sopenharmony_ci				return;
2088c2ecf20Sopenharmony_ci			base = OMAP1_MMC2_BASE;
2098c2ecf20Sopenharmony_ci			irq = INT_1610_MMC2;
2108c2ecf20Sopenharmony_ci			rx_req = 55;
2118c2ecf20Sopenharmony_ci			tx_req = 54;
2128c2ecf20Sopenharmony_ci			break;
2138c2ecf20Sopenharmony_ci		default:
2148c2ecf20Sopenharmony_ci			continue;
2158c2ecf20Sopenharmony_ci		}
2168c2ecf20Sopenharmony_ci		size = OMAP1_MMC_SIZE;
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_ci		omap_mmc_add("mmci-omap", i, base, size, irq,
2198c2ecf20Sopenharmony_ci				rx_req, tx_req, mmc_data[i]);
2208c2ecf20Sopenharmony_ci	}
2218c2ecf20Sopenharmony_ci}
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_ci#endif
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_ci/*-------------------------------------------------------------------------*/
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_ci/* OMAP7xx SPI support */
2288c2ecf20Sopenharmony_ci#if IS_ENABLED(CONFIG_SPI_OMAP_100K)
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_cistruct platform_device omap_spi1 = {
2318c2ecf20Sopenharmony_ci	.name           = "omap1_spi100k",
2328c2ecf20Sopenharmony_ci	.id             = 1,
2338c2ecf20Sopenharmony_ci};
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_cistruct platform_device omap_spi2 = {
2368c2ecf20Sopenharmony_ci	.name           = "omap1_spi100k",
2378c2ecf20Sopenharmony_ci	.id             = 2,
2388c2ecf20Sopenharmony_ci};
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_cistatic void omap_init_spi100k(void)
2418c2ecf20Sopenharmony_ci{
2428c2ecf20Sopenharmony_ci	if (!cpu_is_omap7xx())
2438c2ecf20Sopenharmony_ci		return;
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	omap_spi1.dev.platform_data = ioremap(OMAP7XX_SPI1_BASE, 0x7ff);
2468c2ecf20Sopenharmony_ci	if (omap_spi1.dev.platform_data)
2478c2ecf20Sopenharmony_ci		platform_device_register(&omap_spi1);
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_ci	omap_spi2.dev.platform_data = ioremap(OMAP7XX_SPI2_BASE, 0x7ff);
2508c2ecf20Sopenharmony_ci	if (omap_spi2.dev.platform_data)
2518c2ecf20Sopenharmony_ci		platform_device_register(&omap_spi2);
2528c2ecf20Sopenharmony_ci}
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci#else
2558c2ecf20Sopenharmony_cistatic inline void omap_init_spi100k(void)
2568c2ecf20Sopenharmony_ci{
2578c2ecf20Sopenharmony_ci}
2588c2ecf20Sopenharmony_ci#endif
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci/*-------------------------------------------------------------------------*/
2618c2ecf20Sopenharmony_ci
2628c2ecf20Sopenharmony_cistatic inline void omap_init_sti(void) {}
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci/* Numbering for the SPI-capable controllers when used for SPI:
2658c2ecf20Sopenharmony_ci * spi		= 1
2668c2ecf20Sopenharmony_ci * uwire	= 2
2678c2ecf20Sopenharmony_ci * mmc1..2	= 3..4
2688c2ecf20Sopenharmony_ci * mcbsp1..3	= 5..7
2698c2ecf20Sopenharmony_ci */
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci#if IS_ENABLED(CONFIG_SPI_OMAP_UWIRE)
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci#define	OMAP_UWIRE_BASE		0xfffb3000
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_cistatic struct resource uwire_resources[] = {
2768c2ecf20Sopenharmony_ci	{
2778c2ecf20Sopenharmony_ci		.start		= OMAP_UWIRE_BASE,
2788c2ecf20Sopenharmony_ci		.end		= OMAP_UWIRE_BASE + 0x20,
2798c2ecf20Sopenharmony_ci		.flags		= IORESOURCE_MEM,
2808c2ecf20Sopenharmony_ci	},
2818c2ecf20Sopenharmony_ci};
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_cistatic struct platform_device omap_uwire_device = {
2848c2ecf20Sopenharmony_ci	.name	   = "omap_uwire",
2858c2ecf20Sopenharmony_ci	.id	     = -1,
2868c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(uwire_resources),
2878c2ecf20Sopenharmony_ci	.resource	= uwire_resources,
2888c2ecf20Sopenharmony_ci};
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_cistatic void omap_init_uwire(void)
2918c2ecf20Sopenharmony_ci{
2928c2ecf20Sopenharmony_ci	/* FIXME define and use a boot tag; not all boards will be hooking
2938c2ecf20Sopenharmony_ci	 * up devices to the microwire controller, and multi-board configs
2948c2ecf20Sopenharmony_ci	 * mean that CONFIG_SPI_OMAP_UWIRE may be configured anyway...
2958c2ecf20Sopenharmony_ci	 */
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_ci	/* board-specific code must configure chipselects (only a few
2988c2ecf20Sopenharmony_ci	 * are normally used) and SCLK/SDI/SDO (each has two choices).
2998c2ecf20Sopenharmony_ci	 */
3008c2ecf20Sopenharmony_ci	(void) platform_device_register(&omap_uwire_device);
3018c2ecf20Sopenharmony_ci}
3028c2ecf20Sopenharmony_ci#else
3038c2ecf20Sopenharmony_cistatic inline void omap_init_uwire(void) {}
3048c2ecf20Sopenharmony_ci#endif
3058c2ecf20Sopenharmony_ci
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci#define OMAP1_RNG_BASE		0xfffe5000
3088c2ecf20Sopenharmony_ci
3098c2ecf20Sopenharmony_cistatic struct resource omap1_rng_resources[] = {
3108c2ecf20Sopenharmony_ci	{
3118c2ecf20Sopenharmony_ci		.start		= OMAP1_RNG_BASE,
3128c2ecf20Sopenharmony_ci		.end		= OMAP1_RNG_BASE + 0x4f,
3138c2ecf20Sopenharmony_ci		.flags		= IORESOURCE_MEM,
3148c2ecf20Sopenharmony_ci	},
3158c2ecf20Sopenharmony_ci};
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_cistatic struct platform_device omap1_rng_device = {
3188c2ecf20Sopenharmony_ci	.name		= "omap_rng",
3198c2ecf20Sopenharmony_ci	.id		= -1,
3208c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(omap1_rng_resources),
3218c2ecf20Sopenharmony_ci	.resource	= omap1_rng_resources,
3228c2ecf20Sopenharmony_ci};
3238c2ecf20Sopenharmony_ci
3248c2ecf20Sopenharmony_cistatic void omap1_init_rng(void)
3258c2ecf20Sopenharmony_ci{
3268c2ecf20Sopenharmony_ci	if (!cpu_is_omap16xx())
3278c2ecf20Sopenharmony_ci		return;
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci	(void) platform_device_register(&omap1_rng_device);
3308c2ecf20Sopenharmony_ci}
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_ci/*-------------------------------------------------------------------------*/
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci/*
3358c2ecf20Sopenharmony_ci * This gets called after board-specific INIT_MACHINE, and initializes most
3368c2ecf20Sopenharmony_ci * on-chip peripherals accessible on this board (except for few like USB):
3378c2ecf20Sopenharmony_ci *
3388c2ecf20Sopenharmony_ci *  (a) Does any "standard config" pin muxing needed.  Board-specific
3398c2ecf20Sopenharmony_ci *	code will have muxed GPIO pins and done "nonstandard" setup;
3408c2ecf20Sopenharmony_ci *	that code could live in the boot loader.
3418c2ecf20Sopenharmony_ci *  (b) Populating board-specific platform_data with the data drivers
3428c2ecf20Sopenharmony_ci *	rely on to handle wiring variations.
3438c2ecf20Sopenharmony_ci *  (c) Creating platform devices as meaningful on this board and
3448c2ecf20Sopenharmony_ci *	with this kernel configuration.
3458c2ecf20Sopenharmony_ci *
3468c2ecf20Sopenharmony_ci * Claiming GPIOs, and setting their direction and initial values, is the
3478c2ecf20Sopenharmony_ci * responsibility of the device drivers.  So is responding to probe().
3488c2ecf20Sopenharmony_ci *
3498c2ecf20Sopenharmony_ci * Board-specific knowledge like creating devices or pin setup is to be
3508c2ecf20Sopenharmony_ci * kept out of drivers as much as possible.  In particular, pin setup
3518c2ecf20Sopenharmony_ci * may be handled by the boot loader, and drivers should expect it will
3528c2ecf20Sopenharmony_ci * normally have been done by the time they're probed.
3538c2ecf20Sopenharmony_ci */
3548c2ecf20Sopenharmony_cistatic int __init omap1_init_devices(void)
3558c2ecf20Sopenharmony_ci{
3568c2ecf20Sopenharmony_ci	if (!cpu_class_is_omap1())
3578c2ecf20Sopenharmony_ci		return -ENODEV;
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_ci	omap_sram_init();
3608c2ecf20Sopenharmony_ci	omap1_clk_late_init();
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_ci	/* please keep these calls, and their implementations above,
3638c2ecf20Sopenharmony_ci	 * in alphabetical order so they're easier to sort through.
3648c2ecf20Sopenharmony_ci	 */
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci	omap_init_mbox();
3678c2ecf20Sopenharmony_ci	omap_init_rtc();
3688c2ecf20Sopenharmony_ci	omap_init_spi100k();
3698c2ecf20Sopenharmony_ci	omap_init_sti();
3708c2ecf20Sopenharmony_ci	omap_init_uwire();
3718c2ecf20Sopenharmony_ci	omap1_init_rng();
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci	return 0;
3748c2ecf20Sopenharmony_ci}
3758c2ecf20Sopenharmony_ciarch_initcall(omap1_init_devices);
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_ci#if IS_ENABLED(CONFIG_OMAP_WATCHDOG)
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_cistatic struct resource wdt_resources[] = {
3808c2ecf20Sopenharmony_ci	{
3818c2ecf20Sopenharmony_ci		.start		= 0xfffeb000,
3828c2ecf20Sopenharmony_ci		.end		= 0xfffeb07F,
3838c2ecf20Sopenharmony_ci		.flags		= IORESOURCE_MEM,
3848c2ecf20Sopenharmony_ci	},
3858c2ecf20Sopenharmony_ci};
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_cistatic struct platform_device omap_wdt_device = {
3888c2ecf20Sopenharmony_ci	.name		= "omap_wdt",
3898c2ecf20Sopenharmony_ci	.id		= -1,
3908c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(wdt_resources),
3918c2ecf20Sopenharmony_ci	.resource	= wdt_resources,
3928c2ecf20Sopenharmony_ci};
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_cistatic int __init omap_init_wdt(void)
3958c2ecf20Sopenharmony_ci{
3968c2ecf20Sopenharmony_ci	struct omap_wd_timer_platform_data pdata;
3978c2ecf20Sopenharmony_ci	int ret;
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	if (!cpu_is_omap16xx())
4008c2ecf20Sopenharmony_ci		return -ENODEV;
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci	pdata.read_reset_sources = omap1_get_reset_sources;
4038c2ecf20Sopenharmony_ci
4048c2ecf20Sopenharmony_ci	ret = platform_device_register(&omap_wdt_device);
4058c2ecf20Sopenharmony_ci	if (!ret) {
4068c2ecf20Sopenharmony_ci		ret = platform_device_add_data(&omap_wdt_device, &pdata,
4078c2ecf20Sopenharmony_ci					       sizeof(pdata));
4088c2ecf20Sopenharmony_ci		if (ret)
4098c2ecf20Sopenharmony_ci			platform_device_del(&omap_wdt_device);
4108c2ecf20Sopenharmony_ci	}
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci	return ret;
4138c2ecf20Sopenharmony_ci}
4148c2ecf20Sopenharmony_cisubsys_initcall(omap_init_wdt);
4158c2ecf20Sopenharmony_ci#endif
416