18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * arch/arm/mach-mv78xx0/common.c 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Core functions for Marvell MV78xx0 SoCs 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public 78c2ecf20Sopenharmony_ci * License version 2. This program is licensed "as is" without any 88c2ecf20Sopenharmony_ci * warranty of any kind, whether express or implied. 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/kernel.h> 128c2ecf20Sopenharmony_ci#include <linux/init.h> 138c2ecf20Sopenharmony_ci#include <linux/io.h> 148c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 158c2ecf20Sopenharmony_ci#include <linux/serial_8250.h> 168c2ecf20Sopenharmony_ci#include <linux/ata_platform.h> 178c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 188c2ecf20Sopenharmony_ci#include <linux/ethtool.h> 198c2ecf20Sopenharmony_ci#include <asm/hardware/cache-feroceon-l2.h> 208c2ecf20Sopenharmony_ci#include <asm/mach/map.h> 218c2ecf20Sopenharmony_ci#include <asm/mach/time.h> 228c2ecf20Sopenharmony_ci#include <linux/platform_data/usb-ehci-orion.h> 238c2ecf20Sopenharmony_ci#include <linux/platform_data/mtd-orion_nand.h> 248c2ecf20Sopenharmony_ci#include <plat/time.h> 258c2ecf20Sopenharmony_ci#include <plat/common.h> 268c2ecf20Sopenharmony_ci#include <plat/addr-map.h> 278c2ecf20Sopenharmony_ci#include "mv78xx0.h" 288c2ecf20Sopenharmony_ci#include "bridge-regs.h" 298c2ecf20Sopenharmony_ci#include "common.h" 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_cistatic int get_tclk(void); 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci/***************************************************************************** 348c2ecf20Sopenharmony_ci * Common bits 358c2ecf20Sopenharmony_ci ****************************************************************************/ 368c2ecf20Sopenharmony_ciint mv78xx0_core_index(void) 378c2ecf20Sopenharmony_ci{ 388c2ecf20Sopenharmony_ci u32 extra; 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci /* 418c2ecf20Sopenharmony_ci * Read Extra Features register. 428c2ecf20Sopenharmony_ci */ 438c2ecf20Sopenharmony_ci __asm__("mrc p15, 1, %0, c15, c1, 0" : "=r" (extra)); 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci return !!(extra & 0x00004000); 468c2ecf20Sopenharmony_ci} 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_cistatic int get_hclk(void) 498c2ecf20Sopenharmony_ci{ 508c2ecf20Sopenharmony_ci int hclk; 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci /* 538c2ecf20Sopenharmony_ci * HCLK tick rate is configured by DEV_D[7:5] pins. 548c2ecf20Sopenharmony_ci */ 558c2ecf20Sopenharmony_ci switch ((readl(SAMPLE_AT_RESET_LOW) >> 5) & 7) { 568c2ecf20Sopenharmony_ci case 0: 578c2ecf20Sopenharmony_ci hclk = 166666667; 588c2ecf20Sopenharmony_ci break; 598c2ecf20Sopenharmony_ci case 1: 608c2ecf20Sopenharmony_ci hclk = 200000000; 618c2ecf20Sopenharmony_ci break; 628c2ecf20Sopenharmony_ci case 2: 638c2ecf20Sopenharmony_ci hclk = 266666667; 648c2ecf20Sopenharmony_ci break; 658c2ecf20Sopenharmony_ci case 3: 668c2ecf20Sopenharmony_ci hclk = 333333333; 678c2ecf20Sopenharmony_ci break; 688c2ecf20Sopenharmony_ci case 4: 698c2ecf20Sopenharmony_ci hclk = 400000000; 708c2ecf20Sopenharmony_ci break; 718c2ecf20Sopenharmony_ci default: 728c2ecf20Sopenharmony_ci panic("unknown HCLK PLL setting: %.8x\n", 738c2ecf20Sopenharmony_ci readl(SAMPLE_AT_RESET_LOW)); 748c2ecf20Sopenharmony_ci } 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci return hclk; 778c2ecf20Sopenharmony_ci} 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_cistatic void get_pclk_l2clk(int hclk, int core_index, int *pclk, int *l2clk) 808c2ecf20Sopenharmony_ci{ 818c2ecf20Sopenharmony_ci u32 cfg; 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci /* 848c2ecf20Sopenharmony_ci * Core #0 PCLK/L2CLK is configured by bits [13:8], core #1 858c2ecf20Sopenharmony_ci * PCLK/L2CLK by bits [19:14]. 868c2ecf20Sopenharmony_ci */ 878c2ecf20Sopenharmony_ci if (core_index == 0) { 888c2ecf20Sopenharmony_ci cfg = (readl(SAMPLE_AT_RESET_LOW) >> 8) & 0x3f; 898c2ecf20Sopenharmony_ci } else { 908c2ecf20Sopenharmony_ci cfg = (readl(SAMPLE_AT_RESET_LOW) >> 14) & 0x3f; 918c2ecf20Sopenharmony_ci } 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci /* 948c2ecf20Sopenharmony_ci * Bits [11:8] ([17:14] for core #1) configure the PCLK:HCLK 958c2ecf20Sopenharmony_ci * ratio (1, 1.5, 2, 2.5, 3, 3.5, 4, 4.5, 5, 5.5, 6). 968c2ecf20Sopenharmony_ci */ 978c2ecf20Sopenharmony_ci *pclk = ((u64)hclk * (2 + (cfg & 0xf))) >> 1; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci /* 1008c2ecf20Sopenharmony_ci * Bits [13:12] ([19:18] for core #1) configure the PCLK:L2CLK 1018c2ecf20Sopenharmony_ci * ratio (1, 2, 3). 1028c2ecf20Sopenharmony_ci */ 1038c2ecf20Sopenharmony_ci *l2clk = *pclk / (((cfg >> 4) & 3) + 1); 1048c2ecf20Sopenharmony_ci} 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_cistatic int get_tclk(void) 1078c2ecf20Sopenharmony_ci{ 1088c2ecf20Sopenharmony_ci int tclk_freq; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci /* 1118c2ecf20Sopenharmony_ci * TCLK tick rate is configured by DEV_A[2:0] strap pins. 1128c2ecf20Sopenharmony_ci */ 1138c2ecf20Sopenharmony_ci switch ((readl(SAMPLE_AT_RESET_HIGH) >> 6) & 7) { 1148c2ecf20Sopenharmony_ci case 1: 1158c2ecf20Sopenharmony_ci tclk_freq = 166666667; 1168c2ecf20Sopenharmony_ci break; 1178c2ecf20Sopenharmony_ci case 3: 1188c2ecf20Sopenharmony_ci tclk_freq = 200000000; 1198c2ecf20Sopenharmony_ci break; 1208c2ecf20Sopenharmony_ci default: 1218c2ecf20Sopenharmony_ci panic("unknown TCLK PLL setting: %.8x\n", 1228c2ecf20Sopenharmony_ci readl(SAMPLE_AT_RESET_HIGH)); 1238c2ecf20Sopenharmony_ci } 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci return tclk_freq; 1268c2ecf20Sopenharmony_ci} 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci/***************************************************************************** 1308c2ecf20Sopenharmony_ci * I/O Address Mapping 1318c2ecf20Sopenharmony_ci ****************************************************************************/ 1328c2ecf20Sopenharmony_cistatic struct map_desc mv78xx0_io_desc[] __initdata = { 1338c2ecf20Sopenharmony_ci { 1348c2ecf20Sopenharmony_ci .virtual = (unsigned long) MV78XX0_CORE_REGS_VIRT_BASE, 1358c2ecf20Sopenharmony_ci .pfn = 0, 1368c2ecf20Sopenharmony_ci .length = MV78XX0_CORE_REGS_SIZE, 1378c2ecf20Sopenharmony_ci .type = MT_DEVICE, 1388c2ecf20Sopenharmony_ci }, { 1398c2ecf20Sopenharmony_ci .virtual = (unsigned long) MV78XX0_REGS_VIRT_BASE, 1408c2ecf20Sopenharmony_ci .pfn = __phys_to_pfn(MV78XX0_REGS_PHYS_BASE), 1418c2ecf20Sopenharmony_ci .length = MV78XX0_REGS_SIZE, 1428c2ecf20Sopenharmony_ci .type = MT_DEVICE, 1438c2ecf20Sopenharmony_ci }, 1448c2ecf20Sopenharmony_ci}; 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_civoid __init mv78xx0_map_io(void) 1478c2ecf20Sopenharmony_ci{ 1488c2ecf20Sopenharmony_ci unsigned long phys; 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci /* 1518c2ecf20Sopenharmony_ci * Map the right set of per-core registers depending on 1528c2ecf20Sopenharmony_ci * which core we are running on. 1538c2ecf20Sopenharmony_ci */ 1548c2ecf20Sopenharmony_ci if (mv78xx0_core_index() == 0) { 1558c2ecf20Sopenharmony_ci phys = MV78XX0_CORE0_REGS_PHYS_BASE; 1568c2ecf20Sopenharmony_ci } else { 1578c2ecf20Sopenharmony_ci phys = MV78XX0_CORE1_REGS_PHYS_BASE; 1588c2ecf20Sopenharmony_ci } 1598c2ecf20Sopenharmony_ci mv78xx0_io_desc[0].pfn = __phys_to_pfn(phys); 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci iotable_init(mv78xx0_io_desc, ARRAY_SIZE(mv78xx0_io_desc)); 1628c2ecf20Sopenharmony_ci} 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci/***************************************************************************** 1668c2ecf20Sopenharmony_ci * CLK tree 1678c2ecf20Sopenharmony_ci ****************************************************************************/ 1688c2ecf20Sopenharmony_cistatic struct clk *tclk; 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_cistatic void __init clk_init(void) 1718c2ecf20Sopenharmony_ci{ 1728c2ecf20Sopenharmony_ci tclk = clk_register_fixed_rate(NULL, "tclk", NULL, 0, get_tclk()); 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci orion_clkdev_init(tclk); 1758c2ecf20Sopenharmony_ci} 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci/***************************************************************************** 1788c2ecf20Sopenharmony_ci * EHCI 1798c2ecf20Sopenharmony_ci ****************************************************************************/ 1808c2ecf20Sopenharmony_civoid __init mv78xx0_ehci0_init(void) 1818c2ecf20Sopenharmony_ci{ 1828c2ecf20Sopenharmony_ci orion_ehci_init(USB0_PHYS_BASE, IRQ_MV78XX0_USB_0, EHCI_PHY_NA); 1838c2ecf20Sopenharmony_ci} 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci/***************************************************************************** 1878c2ecf20Sopenharmony_ci * EHCI1 1888c2ecf20Sopenharmony_ci ****************************************************************************/ 1898c2ecf20Sopenharmony_civoid __init mv78xx0_ehci1_init(void) 1908c2ecf20Sopenharmony_ci{ 1918c2ecf20Sopenharmony_ci orion_ehci_1_init(USB1_PHYS_BASE, IRQ_MV78XX0_USB_1); 1928c2ecf20Sopenharmony_ci} 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci/***************************************************************************** 1968c2ecf20Sopenharmony_ci * EHCI2 1978c2ecf20Sopenharmony_ci ****************************************************************************/ 1988c2ecf20Sopenharmony_civoid __init mv78xx0_ehci2_init(void) 1998c2ecf20Sopenharmony_ci{ 2008c2ecf20Sopenharmony_ci orion_ehci_2_init(USB2_PHYS_BASE, IRQ_MV78XX0_USB_2); 2018c2ecf20Sopenharmony_ci} 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_ci/***************************************************************************** 2058c2ecf20Sopenharmony_ci * GE00 2068c2ecf20Sopenharmony_ci ****************************************************************************/ 2078c2ecf20Sopenharmony_civoid __init mv78xx0_ge00_init(struct mv643xx_eth_platform_data *eth_data) 2088c2ecf20Sopenharmony_ci{ 2098c2ecf20Sopenharmony_ci orion_ge00_init(eth_data, 2108c2ecf20Sopenharmony_ci GE00_PHYS_BASE, IRQ_MV78XX0_GE00_SUM, 2118c2ecf20Sopenharmony_ci IRQ_MV78XX0_GE_ERR, 2128c2ecf20Sopenharmony_ci MV643XX_TX_CSUM_DEFAULT_LIMIT); 2138c2ecf20Sopenharmony_ci} 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci/***************************************************************************** 2178c2ecf20Sopenharmony_ci * GE01 2188c2ecf20Sopenharmony_ci ****************************************************************************/ 2198c2ecf20Sopenharmony_civoid __init mv78xx0_ge01_init(struct mv643xx_eth_platform_data *eth_data) 2208c2ecf20Sopenharmony_ci{ 2218c2ecf20Sopenharmony_ci orion_ge01_init(eth_data, 2228c2ecf20Sopenharmony_ci GE01_PHYS_BASE, IRQ_MV78XX0_GE01_SUM, 2238c2ecf20Sopenharmony_ci MV643XX_TX_CSUM_DEFAULT_LIMIT); 2248c2ecf20Sopenharmony_ci} 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci/***************************************************************************** 2288c2ecf20Sopenharmony_ci * GE10 2298c2ecf20Sopenharmony_ci ****************************************************************************/ 2308c2ecf20Sopenharmony_civoid __init mv78xx0_ge10_init(struct mv643xx_eth_platform_data *eth_data) 2318c2ecf20Sopenharmony_ci{ 2328c2ecf20Sopenharmony_ci u32 dev, rev; 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci /* 2358c2ecf20Sopenharmony_ci * On the Z0, ge10 and ge11 are internally connected back 2368c2ecf20Sopenharmony_ci * to back, and not brought out. 2378c2ecf20Sopenharmony_ci */ 2388c2ecf20Sopenharmony_ci mv78xx0_pcie_id(&dev, &rev); 2398c2ecf20Sopenharmony_ci if (dev == MV78X00_Z0_DEV_ID) { 2408c2ecf20Sopenharmony_ci eth_data->phy_addr = MV643XX_ETH_PHY_NONE; 2418c2ecf20Sopenharmony_ci eth_data->speed = SPEED_1000; 2428c2ecf20Sopenharmony_ci eth_data->duplex = DUPLEX_FULL; 2438c2ecf20Sopenharmony_ci } 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci orion_ge10_init(eth_data, GE10_PHYS_BASE, IRQ_MV78XX0_GE10_SUM); 2468c2ecf20Sopenharmony_ci} 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci/***************************************************************************** 2508c2ecf20Sopenharmony_ci * GE11 2518c2ecf20Sopenharmony_ci ****************************************************************************/ 2528c2ecf20Sopenharmony_civoid __init mv78xx0_ge11_init(struct mv643xx_eth_platform_data *eth_data) 2538c2ecf20Sopenharmony_ci{ 2548c2ecf20Sopenharmony_ci u32 dev, rev; 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci /* 2578c2ecf20Sopenharmony_ci * On the Z0, ge10 and ge11 are internally connected back 2588c2ecf20Sopenharmony_ci * to back, and not brought out. 2598c2ecf20Sopenharmony_ci */ 2608c2ecf20Sopenharmony_ci mv78xx0_pcie_id(&dev, &rev); 2618c2ecf20Sopenharmony_ci if (dev == MV78X00_Z0_DEV_ID) { 2628c2ecf20Sopenharmony_ci eth_data->phy_addr = MV643XX_ETH_PHY_NONE; 2638c2ecf20Sopenharmony_ci eth_data->speed = SPEED_1000; 2648c2ecf20Sopenharmony_ci eth_data->duplex = DUPLEX_FULL; 2658c2ecf20Sopenharmony_ci } 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci orion_ge11_init(eth_data, GE11_PHYS_BASE, IRQ_MV78XX0_GE11_SUM); 2688c2ecf20Sopenharmony_ci} 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci/***************************************************************************** 2718c2ecf20Sopenharmony_ci * I2C 2728c2ecf20Sopenharmony_ci ****************************************************************************/ 2738c2ecf20Sopenharmony_civoid __init mv78xx0_i2c_init(void) 2748c2ecf20Sopenharmony_ci{ 2758c2ecf20Sopenharmony_ci orion_i2c_init(I2C_0_PHYS_BASE, IRQ_MV78XX0_I2C_0, 8); 2768c2ecf20Sopenharmony_ci orion_i2c_1_init(I2C_1_PHYS_BASE, IRQ_MV78XX0_I2C_1, 8); 2778c2ecf20Sopenharmony_ci} 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci/***************************************************************************** 2808c2ecf20Sopenharmony_ci * SATA 2818c2ecf20Sopenharmony_ci ****************************************************************************/ 2828c2ecf20Sopenharmony_civoid __init mv78xx0_sata_init(struct mv_sata_platform_data *sata_data) 2838c2ecf20Sopenharmony_ci{ 2848c2ecf20Sopenharmony_ci orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_MV78XX0_SATA); 2858c2ecf20Sopenharmony_ci} 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_ci 2888c2ecf20Sopenharmony_ci/***************************************************************************** 2898c2ecf20Sopenharmony_ci * UART0 2908c2ecf20Sopenharmony_ci ****************************************************************************/ 2918c2ecf20Sopenharmony_civoid __init mv78xx0_uart0_init(void) 2928c2ecf20Sopenharmony_ci{ 2938c2ecf20Sopenharmony_ci orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE, 2948c2ecf20Sopenharmony_ci IRQ_MV78XX0_UART_0, tclk); 2958c2ecf20Sopenharmony_ci} 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_ci/***************************************************************************** 2998c2ecf20Sopenharmony_ci * UART1 3008c2ecf20Sopenharmony_ci ****************************************************************************/ 3018c2ecf20Sopenharmony_civoid __init mv78xx0_uart1_init(void) 3028c2ecf20Sopenharmony_ci{ 3038c2ecf20Sopenharmony_ci orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE, 3048c2ecf20Sopenharmony_ci IRQ_MV78XX0_UART_1, tclk); 3058c2ecf20Sopenharmony_ci} 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci/***************************************************************************** 3098c2ecf20Sopenharmony_ci * UART2 3108c2ecf20Sopenharmony_ci ****************************************************************************/ 3118c2ecf20Sopenharmony_civoid __init mv78xx0_uart2_init(void) 3128c2ecf20Sopenharmony_ci{ 3138c2ecf20Sopenharmony_ci orion_uart2_init(UART2_VIRT_BASE, UART2_PHYS_BASE, 3148c2ecf20Sopenharmony_ci IRQ_MV78XX0_UART_2, tclk); 3158c2ecf20Sopenharmony_ci} 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci/***************************************************************************** 3188c2ecf20Sopenharmony_ci * UART3 3198c2ecf20Sopenharmony_ci ****************************************************************************/ 3208c2ecf20Sopenharmony_civoid __init mv78xx0_uart3_init(void) 3218c2ecf20Sopenharmony_ci{ 3228c2ecf20Sopenharmony_ci orion_uart3_init(UART3_VIRT_BASE, UART3_PHYS_BASE, 3238c2ecf20Sopenharmony_ci IRQ_MV78XX0_UART_3, tclk); 3248c2ecf20Sopenharmony_ci} 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci/***************************************************************************** 3278c2ecf20Sopenharmony_ci * Time handling 3288c2ecf20Sopenharmony_ci ****************************************************************************/ 3298c2ecf20Sopenharmony_civoid __init mv78xx0_init_early(void) 3308c2ecf20Sopenharmony_ci{ 3318c2ecf20Sopenharmony_ci orion_time_set_base(TIMER_VIRT_BASE); 3328c2ecf20Sopenharmony_ci if (mv78xx0_core_index() == 0) 3338c2ecf20Sopenharmony_ci mvebu_mbus_init("marvell,mv78xx0-mbus", 3348c2ecf20Sopenharmony_ci BRIDGE_WINS_CPU0_BASE, BRIDGE_WINS_SZ, 3358c2ecf20Sopenharmony_ci DDR_WINDOW_CPU0_BASE, DDR_WINDOW_CPU_SZ); 3368c2ecf20Sopenharmony_ci else 3378c2ecf20Sopenharmony_ci mvebu_mbus_init("marvell,mv78xx0-mbus", 3388c2ecf20Sopenharmony_ci BRIDGE_WINS_CPU1_BASE, BRIDGE_WINS_SZ, 3398c2ecf20Sopenharmony_ci DDR_WINDOW_CPU1_BASE, DDR_WINDOW_CPU_SZ); 3408c2ecf20Sopenharmony_ci} 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_civoid __ref mv78xx0_timer_init(void) 3438c2ecf20Sopenharmony_ci{ 3448c2ecf20Sopenharmony_ci orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR, 3458c2ecf20Sopenharmony_ci IRQ_MV78XX0_TIMER_1, get_tclk()); 3468c2ecf20Sopenharmony_ci} 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci 3498c2ecf20Sopenharmony_ci/***************************************************************************** 3508c2ecf20Sopenharmony_ci * General 3518c2ecf20Sopenharmony_ci ****************************************************************************/ 3528c2ecf20Sopenharmony_cistatic char * __init mv78xx0_id(void) 3538c2ecf20Sopenharmony_ci{ 3548c2ecf20Sopenharmony_ci u32 dev, rev; 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci mv78xx0_pcie_id(&dev, &rev); 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci if (dev == MV78X00_Z0_DEV_ID) { 3598c2ecf20Sopenharmony_ci if (rev == MV78X00_REV_Z0) 3608c2ecf20Sopenharmony_ci return "MV78X00-Z0"; 3618c2ecf20Sopenharmony_ci else 3628c2ecf20Sopenharmony_ci return "MV78X00-Rev-Unsupported"; 3638c2ecf20Sopenharmony_ci } else if (dev == MV78100_DEV_ID) { 3648c2ecf20Sopenharmony_ci if (rev == MV78100_REV_A0) 3658c2ecf20Sopenharmony_ci return "MV78100-A0"; 3668c2ecf20Sopenharmony_ci else if (rev == MV78100_REV_A1) 3678c2ecf20Sopenharmony_ci return "MV78100-A1"; 3688c2ecf20Sopenharmony_ci else 3698c2ecf20Sopenharmony_ci return "MV78100-Rev-Unsupported"; 3708c2ecf20Sopenharmony_ci } else if (dev == MV78200_DEV_ID) { 3718c2ecf20Sopenharmony_ci if (rev == MV78100_REV_A0) 3728c2ecf20Sopenharmony_ci return "MV78200-A0"; 3738c2ecf20Sopenharmony_ci else 3748c2ecf20Sopenharmony_ci return "MV78200-Rev-Unsupported"; 3758c2ecf20Sopenharmony_ci } else { 3768c2ecf20Sopenharmony_ci return "Device-Unknown"; 3778c2ecf20Sopenharmony_ci } 3788c2ecf20Sopenharmony_ci} 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_cistatic int __init is_l2_writethrough(void) 3818c2ecf20Sopenharmony_ci{ 3828c2ecf20Sopenharmony_ci return !!(readl(CPU_CONTROL) & L2_WRITETHROUGH); 3838c2ecf20Sopenharmony_ci} 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_civoid __init mv78xx0_init(void) 3868c2ecf20Sopenharmony_ci{ 3878c2ecf20Sopenharmony_ci int core_index; 3888c2ecf20Sopenharmony_ci int hclk; 3898c2ecf20Sopenharmony_ci int pclk; 3908c2ecf20Sopenharmony_ci int l2clk; 3918c2ecf20Sopenharmony_ci 3928c2ecf20Sopenharmony_ci core_index = mv78xx0_core_index(); 3938c2ecf20Sopenharmony_ci hclk = get_hclk(); 3948c2ecf20Sopenharmony_ci get_pclk_l2clk(hclk, core_index, &pclk, &l2clk); 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_ci printk(KERN_INFO "%s ", mv78xx0_id()); 3978c2ecf20Sopenharmony_ci printk("core #%d, ", core_index); 3988c2ecf20Sopenharmony_ci printk("PCLK = %dMHz, ", (pclk + 499999) / 1000000); 3998c2ecf20Sopenharmony_ci printk("L2 = %dMHz, ", (l2clk + 499999) / 1000000); 4008c2ecf20Sopenharmony_ci printk("HCLK = %dMHz, ", (hclk + 499999) / 1000000); 4018c2ecf20Sopenharmony_ci printk("TCLK = %dMHz\n", (get_tclk() + 499999) / 1000000); 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_CACHE_FEROCEON_L2)) 4048c2ecf20Sopenharmony_ci feroceon_l2_init(is_l2_writethrough()); 4058c2ecf20Sopenharmony_ci 4068c2ecf20Sopenharmony_ci /* Setup root of clk tree */ 4078c2ecf20Sopenharmony_ci clk_init(); 4088c2ecf20Sopenharmony_ci} 4098c2ecf20Sopenharmony_ci 4108c2ecf20Sopenharmony_civoid mv78xx0_restart(enum reboot_mode mode, const char *cmd) 4118c2ecf20Sopenharmony_ci{ 4128c2ecf20Sopenharmony_ci /* 4138c2ecf20Sopenharmony_ci * Enable soft reset to assert RSTOUTn. 4148c2ecf20Sopenharmony_ci */ 4158c2ecf20Sopenharmony_ci writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK); 4168c2ecf20Sopenharmony_ci 4178c2ecf20Sopenharmony_ci /* 4188c2ecf20Sopenharmony_ci * Assert soft reset. 4198c2ecf20Sopenharmony_ci */ 4208c2ecf20Sopenharmony_ci writel(SOFT_RESET, SYSTEM_SOFT_RESET); 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_ci while (1) 4238c2ecf20Sopenharmony_ci ; 4248c2ecf20Sopenharmony_ci} 425