18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * arch/arm/mach-lpc32xx/serial.c
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Author: Kevin Wells <kevin.wells@nxp.com>
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Copyright (C) 2010 NXP Semiconductors
88c2ecf20Sopenharmony_ci */
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#include <linux/kernel.h>
118c2ecf20Sopenharmony_ci#include <linux/types.h>
128c2ecf20Sopenharmony_ci#include <linux/serial.h>
138c2ecf20Sopenharmony_ci#include <linux/serial_core.h>
148c2ecf20Sopenharmony_ci#include <linux/serial_reg.h>
158c2ecf20Sopenharmony_ci#include <linux/serial_8250.h>
168c2ecf20Sopenharmony_ci#include <linux/clk.h>
178c2ecf20Sopenharmony_ci#include <linux/io.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#include "lpc32xx.h"
208c2ecf20Sopenharmony_ci#include "common.h"
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#define LPC32XX_SUART_FIFO_SIZE	64
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_cistruct uartinit {
258c2ecf20Sopenharmony_ci	char *uart_ck_name;
268c2ecf20Sopenharmony_ci	u32 ck_mode_mask;
278c2ecf20Sopenharmony_ci	void __iomem *pdiv_clk_reg;
288c2ecf20Sopenharmony_ci	resource_size_t mapbase;
298c2ecf20Sopenharmony_ci};
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_cistatic struct uartinit uartinit_data[] __initdata = {
328c2ecf20Sopenharmony_ci	{
338c2ecf20Sopenharmony_ci		.uart_ck_name = "uart5_ck",
348c2ecf20Sopenharmony_ci		.ck_mode_mask =
358c2ecf20Sopenharmony_ci			LPC32XX_UART_CLKMODE_LOAD(LPC32XX_UART_CLKMODE_ON, 5),
368c2ecf20Sopenharmony_ci		.pdiv_clk_reg = LPC32XX_CLKPWR_UART5_CLK_CTRL,
378c2ecf20Sopenharmony_ci		.mapbase = LPC32XX_UART5_BASE,
388c2ecf20Sopenharmony_ci	},
398c2ecf20Sopenharmony_ci	{
408c2ecf20Sopenharmony_ci		.uart_ck_name = "uart3_ck",
418c2ecf20Sopenharmony_ci		.ck_mode_mask =
428c2ecf20Sopenharmony_ci			LPC32XX_UART_CLKMODE_LOAD(LPC32XX_UART_CLKMODE_ON, 3),
438c2ecf20Sopenharmony_ci		.pdiv_clk_reg = LPC32XX_CLKPWR_UART3_CLK_CTRL,
448c2ecf20Sopenharmony_ci		.mapbase = LPC32XX_UART3_BASE,
458c2ecf20Sopenharmony_ci	},
468c2ecf20Sopenharmony_ci	{
478c2ecf20Sopenharmony_ci		.uart_ck_name = "uart4_ck",
488c2ecf20Sopenharmony_ci		.ck_mode_mask =
498c2ecf20Sopenharmony_ci			LPC32XX_UART_CLKMODE_LOAD(LPC32XX_UART_CLKMODE_ON, 4),
508c2ecf20Sopenharmony_ci		.pdiv_clk_reg = LPC32XX_CLKPWR_UART4_CLK_CTRL,
518c2ecf20Sopenharmony_ci		.mapbase = LPC32XX_UART4_BASE,
528c2ecf20Sopenharmony_ci	},
538c2ecf20Sopenharmony_ci	{
548c2ecf20Sopenharmony_ci		.uart_ck_name = "uart6_ck",
558c2ecf20Sopenharmony_ci		.ck_mode_mask =
568c2ecf20Sopenharmony_ci			LPC32XX_UART_CLKMODE_LOAD(LPC32XX_UART_CLKMODE_ON, 6),
578c2ecf20Sopenharmony_ci		.pdiv_clk_reg = LPC32XX_CLKPWR_UART6_CLK_CTRL,
588c2ecf20Sopenharmony_ci		.mapbase = LPC32XX_UART6_BASE,
598c2ecf20Sopenharmony_ci	},
608c2ecf20Sopenharmony_ci};
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci/* LPC3250 Errata HSUART.1: Hang workaround via loopback mode on inactivity */
638c2ecf20Sopenharmony_civoid lpc32xx_loopback_set(resource_size_t mapbase, int state)
648c2ecf20Sopenharmony_ci{
658c2ecf20Sopenharmony_ci	int bit;
668c2ecf20Sopenharmony_ci	u32 tmp;
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_ci	switch (mapbase) {
698c2ecf20Sopenharmony_ci	case LPC32XX_HS_UART1_BASE:
708c2ecf20Sopenharmony_ci		bit = 0;
718c2ecf20Sopenharmony_ci		break;
728c2ecf20Sopenharmony_ci	case LPC32XX_HS_UART2_BASE:
738c2ecf20Sopenharmony_ci		bit = 1;
748c2ecf20Sopenharmony_ci		break;
758c2ecf20Sopenharmony_ci	case LPC32XX_HS_UART7_BASE:
768c2ecf20Sopenharmony_ci		bit = 6;
778c2ecf20Sopenharmony_ci		break;
788c2ecf20Sopenharmony_ci	default:
798c2ecf20Sopenharmony_ci		WARN(1, "lpc32xx_hs: Warning: Unknown port at %08x\n", mapbase);
808c2ecf20Sopenharmony_ci		return;
818c2ecf20Sopenharmony_ci	}
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	tmp = readl(LPC32XX_UARTCTL_CLOOP);
848c2ecf20Sopenharmony_ci	if (state)
858c2ecf20Sopenharmony_ci		tmp |= (1 << bit);
868c2ecf20Sopenharmony_ci	else
878c2ecf20Sopenharmony_ci		tmp &= ~(1 << bit);
888c2ecf20Sopenharmony_ci	writel(tmp, LPC32XX_UARTCTL_CLOOP);
898c2ecf20Sopenharmony_ci}
908c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(lpc32xx_loopback_set);
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_civoid __init lpc32xx_serial_init(void)
938c2ecf20Sopenharmony_ci{
948c2ecf20Sopenharmony_ci	u32 tmp, clkmodes = 0;
958c2ecf20Sopenharmony_ci	struct clk *clk;
968c2ecf20Sopenharmony_ci	unsigned int puart;
978c2ecf20Sopenharmony_ci	int i, j;
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(uartinit_data); i++) {
1008c2ecf20Sopenharmony_ci		clk = clk_get(NULL, uartinit_data[i].uart_ck_name);
1018c2ecf20Sopenharmony_ci		if (!IS_ERR(clk)) {
1028c2ecf20Sopenharmony_ci			clk_enable(clk);
1038c2ecf20Sopenharmony_ci		}
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci		/* Setup UART clock modes for all UARTs, disable autoclock */
1068c2ecf20Sopenharmony_ci		clkmodes |= uartinit_data[i].ck_mode_mask;
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci		/* pre-UART clock divider set to 1 */
1098c2ecf20Sopenharmony_ci		__raw_writel(0x0101, uartinit_data[i].pdiv_clk_reg);
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci		/*
1128c2ecf20Sopenharmony_ci		 * Force a flush of the RX FIFOs to work around a
1138c2ecf20Sopenharmony_ci		 * HW bug
1148c2ecf20Sopenharmony_ci		 */
1158c2ecf20Sopenharmony_ci		puart = uartinit_data[i].mapbase;
1168c2ecf20Sopenharmony_ci		__raw_writel(0xC1, LPC32XX_UART_IIR_FCR(puart));
1178c2ecf20Sopenharmony_ci		__raw_writel(0x00, LPC32XX_UART_DLL_FIFO(puart));
1188c2ecf20Sopenharmony_ci		j = LPC32XX_SUART_FIFO_SIZE;
1198c2ecf20Sopenharmony_ci		while (j--)
1208c2ecf20Sopenharmony_ci			tmp = __raw_readl(
1218c2ecf20Sopenharmony_ci				LPC32XX_UART_DLL_FIFO(puart));
1228c2ecf20Sopenharmony_ci		__raw_writel(0, LPC32XX_UART_IIR_FCR(puart));
1238c2ecf20Sopenharmony_ci	}
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	/* This needs to be done after all UART clocks are setup */
1268c2ecf20Sopenharmony_ci	__raw_writel(clkmodes, LPC32XX_UARTCTL_CLKMODE);
1278c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(uartinit_data); i++) {
1288c2ecf20Sopenharmony_ci		/* Force a flush of the RX FIFOs to work around a HW bug */
1298c2ecf20Sopenharmony_ci		puart = uartinit_data[i].mapbase;
1308c2ecf20Sopenharmony_ci		__raw_writel(0xC1, LPC32XX_UART_IIR_FCR(puart));
1318c2ecf20Sopenharmony_ci		__raw_writel(0x00, LPC32XX_UART_DLL_FIFO(puart));
1328c2ecf20Sopenharmony_ci		j = LPC32XX_SUART_FIFO_SIZE;
1338c2ecf20Sopenharmony_ci		while (j--)
1348c2ecf20Sopenharmony_ci			tmp = __raw_readl(LPC32XX_UART_DLL_FIFO(puart));
1358c2ecf20Sopenharmony_ci		__raw_writel(0, LPC32XX_UART_IIR_FCR(puart));
1368c2ecf20Sopenharmony_ci	}
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	/* Disable IrDA pulsing support on UART6 */
1398c2ecf20Sopenharmony_ci	tmp = __raw_readl(LPC32XX_UARTCTL_CTRL);
1408c2ecf20Sopenharmony_ci	tmp |= LPC32XX_UART_UART6_IRDAMOD_BYPASS;
1418c2ecf20Sopenharmony_ci	__raw_writel(tmp, LPC32XX_UARTCTL_CTRL);
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_ci	/* Disable UART5->USB transparent mode or USB won't work */
1448c2ecf20Sopenharmony_ci	tmp = __raw_readl(LPC32XX_UARTCTL_CTRL);
1458c2ecf20Sopenharmony_ci	tmp &= ~LPC32XX_UART_U5_ROUTE_TO_USB;
1468c2ecf20Sopenharmony_ci	__raw_writel(tmp, LPC32XX_UARTCTL_CTRL);
1478c2ecf20Sopenharmony_ci}
148