18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * arch/arm/mach-ixp4xx/avila-pci.c
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Gateworks Avila board-level PCI initialization
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Author: Michael-Luke Jones <mlj28@cam.ac.uk>
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci * Based on ixdp-pci.c
108c2ecf20Sopenharmony_ci * Copyright (C) 2002 Intel Corporation.
118c2ecf20Sopenharmony_ci * Copyright (C) 2003-2004 MontaVista Software, Inc.
128c2ecf20Sopenharmony_ci *
138c2ecf20Sopenharmony_ci * Maintainer: Deepak Saxena <dsaxena@plexity.net>
148c2ecf20Sopenharmony_ci */
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#include <linux/kernel.h>
178c2ecf20Sopenharmony_ci#include <linux/pci.h>
188c2ecf20Sopenharmony_ci#include <linux/init.h>
198c2ecf20Sopenharmony_ci#include <linux/irq.h>
208c2ecf20Sopenharmony_ci#include <linux/delay.h>
218c2ecf20Sopenharmony_ci#include <asm/mach/pci.h>
228c2ecf20Sopenharmony_ci#include <asm/irq.h>
238c2ecf20Sopenharmony_ci#include <mach/hardware.h>
248c2ecf20Sopenharmony_ci#include <asm/mach-types.h>
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include "irqs.h"
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci#define AVILA_MAX_DEV	4
298c2ecf20Sopenharmony_ci#define LOFT_MAX_DEV	6
308c2ecf20Sopenharmony_ci#define IRQ_LINES	4
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci/* PCI controller GPIO to IRQ pin mappings */
338c2ecf20Sopenharmony_ci#define INTA		11
348c2ecf20Sopenharmony_ci#define INTB		10
358c2ecf20Sopenharmony_ci#define INTC		9
368c2ecf20Sopenharmony_ci#define INTD		8
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_civoid __init avila_pci_preinit(void)
398c2ecf20Sopenharmony_ci{
408c2ecf20Sopenharmony_ci	irq_set_irq_type(IXP4XX_GPIO_IRQ(INTA), IRQ_TYPE_LEVEL_LOW);
418c2ecf20Sopenharmony_ci	irq_set_irq_type(IXP4XX_GPIO_IRQ(INTB), IRQ_TYPE_LEVEL_LOW);
428c2ecf20Sopenharmony_ci	irq_set_irq_type(IXP4XX_GPIO_IRQ(INTC), IRQ_TYPE_LEVEL_LOW);
438c2ecf20Sopenharmony_ci	irq_set_irq_type(IXP4XX_GPIO_IRQ(INTD), IRQ_TYPE_LEVEL_LOW);
448c2ecf20Sopenharmony_ci	ixp4xx_pci_preinit();
458c2ecf20Sopenharmony_ci}
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_cistatic int __init avila_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
488c2ecf20Sopenharmony_ci{
498c2ecf20Sopenharmony_ci	static int pci_irq_table[IRQ_LINES] = {
508c2ecf20Sopenharmony_ci		IXP4XX_GPIO_IRQ(INTA),
518c2ecf20Sopenharmony_ci		IXP4XX_GPIO_IRQ(INTB),
528c2ecf20Sopenharmony_ci		IXP4XX_GPIO_IRQ(INTC),
538c2ecf20Sopenharmony_ci		IXP4XX_GPIO_IRQ(INTD)
548c2ecf20Sopenharmony_ci	};
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci	if (slot >= 1 &&
578c2ecf20Sopenharmony_ci	    slot <= (machine_is_loft() ? LOFT_MAX_DEV : AVILA_MAX_DEV) &&
588c2ecf20Sopenharmony_ci	    pin >= 1 && pin <= IRQ_LINES)
598c2ecf20Sopenharmony_ci		return pci_irq_table[(slot + pin - 2) % 4];
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci	return -1;
628c2ecf20Sopenharmony_ci}
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_cistruct hw_pci avila_pci __initdata = {
658c2ecf20Sopenharmony_ci	.nr_controllers = 1,
668c2ecf20Sopenharmony_ci	.ops		= &ixp4xx_ops,
678c2ecf20Sopenharmony_ci	.preinit	= avila_pci_preinit,
688c2ecf20Sopenharmony_ci	.setup		= ixp4xx_setup,
698c2ecf20Sopenharmony_ci	.map_irq	= avila_map_irq,
708c2ecf20Sopenharmony_ci};
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ciint __init avila_pci_init(void)
738c2ecf20Sopenharmony_ci{
748c2ecf20Sopenharmony_ci	if (machine_is_avila() || machine_is_loft())
758c2ecf20Sopenharmony_ci		pci_common_init(&avila_pci);
768c2ecf20Sopenharmony_ci	return 0;
778c2ecf20Sopenharmony_ci}
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_cisubsys_initcall(avila_pci_init);
80