18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * arch/arm/mach-iop32x/irq.c 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Generic IOP32X IRQ handling functionality 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Author: Rory Bolt <rorybolt@pacbell.net> 88c2ecf20Sopenharmony_ci * Copyright (C) 2002 Rory Bolt 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/init.h> 128c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 138c2ecf20Sopenharmony_ci#include <linux/list.h> 148c2ecf20Sopenharmony_ci#include <asm/mach/irq.h> 158c2ecf20Sopenharmony_ci#include <asm/irq.h> 168c2ecf20Sopenharmony_ci#include <asm/mach-types.h> 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci#include "hardware.h" 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_cistatic u32 iop32x_mask; 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_cistatic void intctl_write(u32 val) 238c2ecf20Sopenharmony_ci{ 248c2ecf20Sopenharmony_ci asm volatile("mcr p6, 0, %0, c0, c0, 0" : : "r" (val)); 258c2ecf20Sopenharmony_ci} 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_cistatic void intstr_write(u32 val) 288c2ecf20Sopenharmony_ci{ 298c2ecf20Sopenharmony_ci asm volatile("mcr p6, 0, %0, c4, c0, 0" : : "r" (val)); 308c2ecf20Sopenharmony_ci} 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_cistatic void 338c2ecf20Sopenharmony_ciiop32x_irq_mask(struct irq_data *d) 348c2ecf20Sopenharmony_ci{ 358c2ecf20Sopenharmony_ci iop32x_mask &= ~(1 << (d->irq - 1)); 368c2ecf20Sopenharmony_ci intctl_write(iop32x_mask); 378c2ecf20Sopenharmony_ci} 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_cistatic void 408c2ecf20Sopenharmony_ciiop32x_irq_unmask(struct irq_data *d) 418c2ecf20Sopenharmony_ci{ 428c2ecf20Sopenharmony_ci iop32x_mask |= 1 << (d->irq - 1); 438c2ecf20Sopenharmony_ci intctl_write(iop32x_mask); 448c2ecf20Sopenharmony_ci} 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistruct irq_chip ext_chip = { 478c2ecf20Sopenharmony_ci .name = "IOP32x", 488c2ecf20Sopenharmony_ci .irq_ack = iop32x_irq_mask, 498c2ecf20Sopenharmony_ci .irq_mask = iop32x_irq_mask, 508c2ecf20Sopenharmony_ci .irq_unmask = iop32x_irq_unmask, 518c2ecf20Sopenharmony_ci}; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_civoid __init iop32x_init_irq(void) 548c2ecf20Sopenharmony_ci{ 558c2ecf20Sopenharmony_ci int i; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci iop_init_cp6_handler(); 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci intctl_write(0); 608c2ecf20Sopenharmony_ci intstr_write(0); 618c2ecf20Sopenharmony_ci if (machine_is_glantank() || 628c2ecf20Sopenharmony_ci machine_is_iq80321() || 638c2ecf20Sopenharmony_ci machine_is_iq31244() || 648c2ecf20Sopenharmony_ci machine_is_n2100() || 658c2ecf20Sopenharmony_ci machine_is_em7210()) 668c2ecf20Sopenharmony_ci *IOP3XX_PCIIRSR = 0x0f; 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci for (i = 1; i < NR_IRQS; i++) { 698c2ecf20Sopenharmony_ci irq_set_chip_and_handler(i, &ext_chip, handle_level_irq); 708c2ecf20Sopenharmony_ci irq_clear_status_flags(i, IRQ_NOREQUEST | IRQ_NOPROBE); 718c2ecf20Sopenharmony_ci } 728c2ecf20Sopenharmony_ci} 73