18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright 2011 Freescale Semiconductor, Inc. 48c2ecf20Sopenharmony_ci * Copyright 2011 Linaro Ltd. 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <linux/init.h> 88c2ecf20Sopenharmony_ci#include <linux/of_address.h> 98c2ecf20Sopenharmony_ci#include <linux/of.h> 108c2ecf20Sopenharmony_ci#include <linux/smp.h> 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include <asm/cacheflush.h> 138c2ecf20Sopenharmony_ci#include <asm/page.h> 148c2ecf20Sopenharmony_ci#include <asm/smp_scu.h> 158c2ecf20Sopenharmony_ci#include <asm/mach/map.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include "common.h" 188c2ecf20Sopenharmony_ci#include "hardware.h" 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ciu32 g_diag_reg; 218c2ecf20Sopenharmony_cistatic void __iomem *scu_base; 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_cistatic struct map_desc scu_io_desc __initdata = { 248c2ecf20Sopenharmony_ci /* .virtual and .pfn are run-time assigned */ 258c2ecf20Sopenharmony_ci .length = SZ_4K, 268c2ecf20Sopenharmony_ci .type = MT_DEVICE, 278c2ecf20Sopenharmony_ci}; 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_civoid __init imx_scu_map_io(void) 308c2ecf20Sopenharmony_ci{ 318c2ecf20Sopenharmony_ci unsigned long base; 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci /* Get SCU base */ 348c2ecf20Sopenharmony_ci asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base)); 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci scu_io_desc.virtual = IMX_IO_P2V(base); 378c2ecf20Sopenharmony_ci scu_io_desc.pfn = __phys_to_pfn(base); 388c2ecf20Sopenharmony_ci iotable_init(&scu_io_desc, 1); 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci scu_base = IMX_IO_ADDRESS(base); 418c2ecf20Sopenharmony_ci} 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_cistatic int imx_boot_secondary(unsigned int cpu, struct task_struct *idle) 448c2ecf20Sopenharmony_ci{ 458c2ecf20Sopenharmony_ci imx_set_cpu_jump(cpu, v7_secondary_startup); 468c2ecf20Sopenharmony_ci imx_enable_cpu(cpu, true); 478c2ecf20Sopenharmony_ci return 0; 488c2ecf20Sopenharmony_ci} 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci/* 518c2ecf20Sopenharmony_ci * Initialise the CPU possible map early - this describes the CPUs 528c2ecf20Sopenharmony_ci * which may be present or become present in the system. 538c2ecf20Sopenharmony_ci */ 548c2ecf20Sopenharmony_cistatic void __init imx_smp_init_cpus(void) 558c2ecf20Sopenharmony_ci{ 568c2ecf20Sopenharmony_ci int i, ncores; 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci ncores = scu_get_core_count(scu_base); 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci for (i = ncores; i < NR_CPUS; i++) 618c2ecf20Sopenharmony_ci set_cpu_possible(i, false); 628c2ecf20Sopenharmony_ci} 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_civoid imx_smp_prepare(void) 658c2ecf20Sopenharmony_ci{ 668c2ecf20Sopenharmony_ci scu_enable(scu_base); 678c2ecf20Sopenharmony_ci} 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_cistatic void __init imx_smp_prepare_cpus(unsigned int max_cpus) 708c2ecf20Sopenharmony_ci{ 718c2ecf20Sopenharmony_ci imx_smp_prepare(); 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci /* 748c2ecf20Sopenharmony_ci * The diagnostic register holds the errata bits. Mostly bootloader 758c2ecf20Sopenharmony_ci * does not bring up secondary cores, so that when errata bits are set 768c2ecf20Sopenharmony_ci * in bootloader, they are set only for boot cpu. But on a SMP 778c2ecf20Sopenharmony_ci * configuration, it should be equally done on every single core. 788c2ecf20Sopenharmony_ci * Read the register from boot cpu here, and will replicate it into 798c2ecf20Sopenharmony_ci * secondary cores when booting them. 808c2ecf20Sopenharmony_ci */ 818c2ecf20Sopenharmony_ci asm("mrc p15, 0, %0, c15, c0, 1" : "=r" (g_diag_reg) : : "cc"); 828c2ecf20Sopenharmony_ci sync_cache_w(&g_diag_reg); 838c2ecf20Sopenharmony_ci} 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ciconst struct smp_operations imx_smp_ops __initconst = { 868c2ecf20Sopenharmony_ci .smp_init_cpus = imx_smp_init_cpus, 878c2ecf20Sopenharmony_ci .smp_prepare_cpus = imx_smp_prepare_cpus, 888c2ecf20Sopenharmony_ci .smp_boot_secondary = imx_boot_secondary, 898c2ecf20Sopenharmony_ci#ifdef CONFIG_HOTPLUG_CPU 908c2ecf20Sopenharmony_ci .cpu_die = imx_cpu_die, 918c2ecf20Sopenharmony_ci .cpu_kill = imx_cpu_kill, 928c2ecf20Sopenharmony_ci#endif 938c2ecf20Sopenharmony_ci}; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci#define DCFG_CCSR_SCRATCHRW1 0x200 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_cistatic int ls1021a_boot_secondary(unsigned int cpu, struct task_struct *idle) 988c2ecf20Sopenharmony_ci{ 998c2ecf20Sopenharmony_ci arch_send_wakeup_ipi_mask(cpumask_of(cpu)); 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci return 0; 1028c2ecf20Sopenharmony_ci} 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_cistatic void __init ls1021a_smp_prepare_cpus(unsigned int max_cpus) 1058c2ecf20Sopenharmony_ci{ 1068c2ecf20Sopenharmony_ci struct device_node *np; 1078c2ecf20Sopenharmony_ci void __iomem *dcfg_base; 1088c2ecf20Sopenharmony_ci unsigned long paddr; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci np = of_find_compatible_node(NULL, NULL, "fsl,ls1021a-dcfg"); 1118c2ecf20Sopenharmony_ci dcfg_base = of_iomap(np, 0); 1128c2ecf20Sopenharmony_ci of_node_put(np); 1138c2ecf20Sopenharmony_ci BUG_ON(!dcfg_base); 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci paddr = __pa_symbol(secondary_startup); 1168c2ecf20Sopenharmony_ci writel_relaxed(cpu_to_be32(paddr), dcfg_base + DCFG_CCSR_SCRATCHRW1); 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci iounmap(dcfg_base); 1198c2ecf20Sopenharmony_ci} 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ciconst struct smp_operations ls1021a_smp_ops __initconst = { 1228c2ecf20Sopenharmony_ci .smp_prepare_cpus = ls1021a_smp_prepare_cpus, 1238c2ecf20Sopenharmony_ci .smp_boot_secondary = ls1021a_boot_secondary, 1248c2ecf20Sopenharmony_ci}; 125