18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci#include <linux/err.h> 38c2ecf20Sopenharmony_ci#include <linux/module.h> 48c2ecf20Sopenharmony_ci#include <linux/io.h> 58c2ecf20Sopenharmony_ci#include <linux/of.h> 68c2ecf20Sopenharmony_ci#include <linux/of_address.h> 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include "hardware.h" 98c2ecf20Sopenharmony_ci#include "common.h" 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ciunsigned int __mxc_cpu_type; 128c2ecf20Sopenharmony_cistatic unsigned int imx_soc_revision; 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_civoid mxc_set_cpu_type(unsigned int type) 158c2ecf20Sopenharmony_ci{ 168c2ecf20Sopenharmony_ci __mxc_cpu_type = type; 178c2ecf20Sopenharmony_ci} 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_civoid imx_set_soc_revision(unsigned int rev) 208c2ecf20Sopenharmony_ci{ 218c2ecf20Sopenharmony_ci imx_soc_revision = rev; 228c2ecf20Sopenharmony_ci} 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ciunsigned int imx_get_soc_revision(void) 258c2ecf20Sopenharmony_ci{ 268c2ecf20Sopenharmony_ci return imx_soc_revision; 278c2ecf20Sopenharmony_ci} 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_civoid imx_print_silicon_rev(const char *cpu, int srev) 308c2ecf20Sopenharmony_ci{ 318c2ecf20Sopenharmony_ci if (srev == IMX_CHIP_REVISION_UNKNOWN) 328c2ecf20Sopenharmony_ci pr_info("CPU identified as %s, unknown revision\n", cpu); 338c2ecf20Sopenharmony_ci else 348c2ecf20Sopenharmony_ci pr_info("CPU identified as %s, silicon rev %d.%d\n", 358c2ecf20Sopenharmony_ci cpu, (srev >> 4) & 0xf, srev & 0xf); 368c2ecf20Sopenharmony_ci} 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_civoid __init imx_set_aips(void __iomem *base) 398c2ecf20Sopenharmony_ci{ 408c2ecf20Sopenharmony_ci unsigned int reg; 418c2ecf20Sopenharmony_ci/* 428c2ecf20Sopenharmony_ci * Set all MPROTx to be non-bufferable, trusted for R/W, 438c2ecf20Sopenharmony_ci * not forced to user-mode. 448c2ecf20Sopenharmony_ci */ 458c2ecf20Sopenharmony_ci imx_writel(0x77777777, base + 0x0); 468c2ecf20Sopenharmony_ci imx_writel(0x77777777, base + 0x4); 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci/* 498c2ecf20Sopenharmony_ci * Set all OPACRx to be non-bufferable, to not require 508c2ecf20Sopenharmony_ci * supervisor privilege level for access, allow for 518c2ecf20Sopenharmony_ci * write access and untrusted master access. 528c2ecf20Sopenharmony_ci */ 538c2ecf20Sopenharmony_ci imx_writel(0x0, base + 0x40); 548c2ecf20Sopenharmony_ci imx_writel(0x0, base + 0x44); 558c2ecf20Sopenharmony_ci imx_writel(0x0, base + 0x48); 568c2ecf20Sopenharmony_ci imx_writel(0x0, base + 0x4C); 578c2ecf20Sopenharmony_ci reg = imx_readl(base + 0x50) & 0x00FFFFFF; 588c2ecf20Sopenharmony_ci imx_writel(reg, base + 0x50); 598c2ecf20Sopenharmony_ci} 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_civoid __init imx_aips_allow_unprivileged_access( 628c2ecf20Sopenharmony_ci const char *compat) 638c2ecf20Sopenharmony_ci{ 648c2ecf20Sopenharmony_ci void __iomem *aips_base_addr; 658c2ecf20Sopenharmony_ci struct device_node *np; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci for_each_compatible_node(np, NULL, compat) { 688c2ecf20Sopenharmony_ci aips_base_addr = of_iomap(np, 0); 698c2ecf20Sopenharmony_ci WARN_ON(!aips_base_addr); 708c2ecf20Sopenharmony_ci imx_set_aips(aips_base_addr); 718c2ecf20Sopenharmony_ci } 728c2ecf20Sopenharmony_ci} 73