18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * arch/arm/mach-ep93xx/clock.c
48c2ecf20Sopenharmony_ci * Clock control for Cirrus EP93xx chips.
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/kernel.h>
128c2ecf20Sopenharmony_ci#include <linux/clk.h>
138c2ecf20Sopenharmony_ci#include <linux/err.h>
148c2ecf20Sopenharmony_ci#include <linux/module.h>
158c2ecf20Sopenharmony_ci#include <linux/string.h>
168c2ecf20Sopenharmony_ci#include <linux/io.h>
178c2ecf20Sopenharmony_ci#include <linux/spinlock.h>
188c2ecf20Sopenharmony_ci#include <linux/clkdev.h>
198c2ecf20Sopenharmony_ci#include <linux/soc/cirrus/ep93xx.h>
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci#include "hardware.h"
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#include <asm/div64.h>
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_ci#include "soc.h"
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_cistruct clk {
288c2ecf20Sopenharmony_ci	struct clk	*parent;
298c2ecf20Sopenharmony_ci	unsigned long	rate;
308c2ecf20Sopenharmony_ci	int		users;
318c2ecf20Sopenharmony_ci	int		sw_locked;
328c2ecf20Sopenharmony_ci	void __iomem	*enable_reg;
338c2ecf20Sopenharmony_ci	u32		enable_mask;
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci	unsigned long	(*get_rate)(struct clk *clk);
368c2ecf20Sopenharmony_ci	int		(*set_rate)(struct clk *clk, unsigned long rate);
378c2ecf20Sopenharmony_ci};
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_cistatic unsigned long get_uart_rate(struct clk *clk);
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_cistatic int set_keytchclk_rate(struct clk *clk, unsigned long rate);
438c2ecf20Sopenharmony_cistatic int set_div_rate(struct clk *clk, unsigned long rate);
448c2ecf20Sopenharmony_cistatic int set_i2s_sclk_rate(struct clk *clk, unsigned long rate);
458c2ecf20Sopenharmony_cistatic int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate);
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_cistatic struct clk clk_xtali = {
488c2ecf20Sopenharmony_ci	.rate		= EP93XX_EXT_CLK_RATE,
498c2ecf20Sopenharmony_ci};
508c2ecf20Sopenharmony_cistatic struct clk clk_uart1 = {
518c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
528c2ecf20Sopenharmony_ci	.sw_locked	= 1,
538c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_DEVCFG,
548c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_DEVCFG_U1EN,
558c2ecf20Sopenharmony_ci	.get_rate	= get_uart_rate,
568c2ecf20Sopenharmony_ci};
578c2ecf20Sopenharmony_cistatic struct clk clk_uart2 = {
588c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
598c2ecf20Sopenharmony_ci	.sw_locked	= 1,
608c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_DEVCFG,
618c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_DEVCFG_U2EN,
628c2ecf20Sopenharmony_ci	.get_rate	= get_uart_rate,
638c2ecf20Sopenharmony_ci};
648c2ecf20Sopenharmony_cistatic struct clk clk_uart3 = {
658c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
668c2ecf20Sopenharmony_ci	.sw_locked	= 1,
678c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_DEVCFG,
688c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_DEVCFG_U3EN,
698c2ecf20Sopenharmony_ci	.get_rate	= get_uart_rate,
708c2ecf20Sopenharmony_ci};
718c2ecf20Sopenharmony_cistatic struct clk clk_pll1 = {
728c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
738c2ecf20Sopenharmony_ci};
748c2ecf20Sopenharmony_cistatic struct clk clk_f = {
758c2ecf20Sopenharmony_ci	.parent		= &clk_pll1,
768c2ecf20Sopenharmony_ci};
778c2ecf20Sopenharmony_cistatic struct clk clk_h = {
788c2ecf20Sopenharmony_ci	.parent		= &clk_pll1,
798c2ecf20Sopenharmony_ci};
808c2ecf20Sopenharmony_cistatic struct clk clk_p = {
818c2ecf20Sopenharmony_ci	.parent		= &clk_pll1,
828c2ecf20Sopenharmony_ci};
838c2ecf20Sopenharmony_cistatic struct clk clk_pll2 = {
848c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
858c2ecf20Sopenharmony_ci};
868c2ecf20Sopenharmony_cistatic struct clk clk_usb_host = {
878c2ecf20Sopenharmony_ci	.parent		= &clk_pll2,
888c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
898c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_USH_EN,
908c2ecf20Sopenharmony_ci};
918c2ecf20Sopenharmony_cistatic struct clk clk_keypad = {
928c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
938c2ecf20Sopenharmony_ci	.sw_locked	= 1,
948c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_KEYTCHCLKDIV,
958c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
968c2ecf20Sopenharmony_ci	.set_rate	= set_keytchclk_rate,
978c2ecf20Sopenharmony_ci};
988c2ecf20Sopenharmony_cistatic struct clk clk_adc = {
998c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
1008c2ecf20Sopenharmony_ci	.sw_locked	= 1,
1018c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_KEYTCHCLKDIV,
1028c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_KEYTCHCLKDIV_TSEN,
1038c2ecf20Sopenharmony_ci	.set_rate	= set_keytchclk_rate,
1048c2ecf20Sopenharmony_ci};
1058c2ecf20Sopenharmony_cistatic struct clk clk_spi = {
1068c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
1078c2ecf20Sopenharmony_ci	.rate		= EP93XX_EXT_CLK_RATE,
1088c2ecf20Sopenharmony_ci};
1098c2ecf20Sopenharmony_cistatic struct clk clk_pwm = {
1108c2ecf20Sopenharmony_ci	.parent		= &clk_xtali,
1118c2ecf20Sopenharmony_ci	.rate		= EP93XX_EXT_CLK_RATE,
1128c2ecf20Sopenharmony_ci};
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_cistatic struct clk clk_video = {
1158c2ecf20Sopenharmony_ci	.sw_locked	= 1,
1168c2ecf20Sopenharmony_ci	.enable_reg     = EP93XX_SYSCON_VIDCLKDIV,
1178c2ecf20Sopenharmony_ci	.enable_mask    = EP93XX_SYSCON_CLKDIV_ENABLE,
1188c2ecf20Sopenharmony_ci	.set_rate	= set_div_rate,
1198c2ecf20Sopenharmony_ci};
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_cistatic struct clk clk_i2s_mclk = {
1228c2ecf20Sopenharmony_ci	.sw_locked	= 1,
1238c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_I2SCLKDIV,
1248c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_CLKDIV_ENABLE,
1258c2ecf20Sopenharmony_ci	.set_rate	= set_div_rate,
1268c2ecf20Sopenharmony_ci};
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_cistatic struct clk clk_i2s_sclk = {
1298c2ecf20Sopenharmony_ci	.sw_locked	= 1,
1308c2ecf20Sopenharmony_ci	.parent		= &clk_i2s_mclk,
1318c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_I2SCLKDIV,
1328c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_I2SCLKDIV_SENA,
1338c2ecf20Sopenharmony_ci	.set_rate	= set_i2s_sclk_rate,
1348c2ecf20Sopenharmony_ci};
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_cistatic struct clk clk_i2s_lrclk = {
1378c2ecf20Sopenharmony_ci	.sw_locked	= 1,
1388c2ecf20Sopenharmony_ci	.parent		= &clk_i2s_sclk,
1398c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_I2SCLKDIV,
1408c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_I2SCLKDIV_SENA,
1418c2ecf20Sopenharmony_ci	.set_rate	= set_i2s_lrclk_rate,
1428c2ecf20Sopenharmony_ci};
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci/* DMA Clocks */
1458c2ecf20Sopenharmony_cistatic struct clk clk_m2p0 = {
1468c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1478c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1488c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P0,
1498c2ecf20Sopenharmony_ci};
1508c2ecf20Sopenharmony_cistatic struct clk clk_m2p1 = {
1518c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1528c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1538c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P1,
1548c2ecf20Sopenharmony_ci};
1558c2ecf20Sopenharmony_cistatic struct clk clk_m2p2 = {
1568c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1578c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1588c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P2,
1598c2ecf20Sopenharmony_ci};
1608c2ecf20Sopenharmony_cistatic struct clk clk_m2p3 = {
1618c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1628c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1638c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P3,
1648c2ecf20Sopenharmony_ci};
1658c2ecf20Sopenharmony_cistatic struct clk clk_m2p4 = {
1668c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1678c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1688c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P4,
1698c2ecf20Sopenharmony_ci};
1708c2ecf20Sopenharmony_cistatic struct clk clk_m2p5 = {
1718c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1728c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1738c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P5,
1748c2ecf20Sopenharmony_ci};
1758c2ecf20Sopenharmony_cistatic struct clk clk_m2p6 = {
1768c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1778c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1788c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P6,
1798c2ecf20Sopenharmony_ci};
1808c2ecf20Sopenharmony_cistatic struct clk clk_m2p7 = {
1818c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1828c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1838c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P7,
1848c2ecf20Sopenharmony_ci};
1858c2ecf20Sopenharmony_cistatic struct clk clk_m2p8 = {
1868c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1878c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1888c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P8,
1898c2ecf20Sopenharmony_ci};
1908c2ecf20Sopenharmony_cistatic struct clk clk_m2p9 = {
1918c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1928c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1938c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2P9,
1948c2ecf20Sopenharmony_ci};
1958c2ecf20Sopenharmony_cistatic struct clk clk_m2m0 = {
1968c2ecf20Sopenharmony_ci	.parent		= &clk_h,
1978c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
1988c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2M0,
1998c2ecf20Sopenharmony_ci};
2008c2ecf20Sopenharmony_cistatic struct clk clk_m2m1 = {
2018c2ecf20Sopenharmony_ci	.parent		= &clk_h,
2028c2ecf20Sopenharmony_ci	.enable_reg	= EP93XX_SYSCON_PWRCNT,
2038c2ecf20Sopenharmony_ci	.enable_mask	= EP93XX_SYSCON_PWRCNT_DMA_M2M1,
2048c2ecf20Sopenharmony_ci};
2058c2ecf20Sopenharmony_ci
2068c2ecf20Sopenharmony_ci#define INIT_CK(dev,con,ck)					\
2078c2ecf20Sopenharmony_ci	{ .dev_id = dev, .con_id = con, .clk = ck }
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_cistatic struct clk_lookup clocks[] = {
2108c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"xtali",	&clk_xtali),
2118c2ecf20Sopenharmony_ci	INIT_CK("apb:uart1",		NULL,		&clk_uart1),
2128c2ecf20Sopenharmony_ci	INIT_CK("apb:uart2",		NULL,		&clk_uart2),
2138c2ecf20Sopenharmony_ci	INIT_CK("apb:uart3",		NULL,		&clk_uart3),
2148c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"pll1",		&clk_pll1),
2158c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"fclk",		&clk_f),
2168c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"hclk",		&clk_h),
2178c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"apb_pclk",	&clk_p),
2188c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"pll2",		&clk_pll2),
2198c2ecf20Sopenharmony_ci	INIT_CK("ohci-platform",	NULL,		&clk_usb_host),
2208c2ecf20Sopenharmony_ci	INIT_CK("ep93xx-keypad",	NULL,		&clk_keypad),
2218c2ecf20Sopenharmony_ci	INIT_CK("ep93xx-adc",		NULL,		&clk_adc),
2228c2ecf20Sopenharmony_ci	INIT_CK("ep93xx-fb",		NULL,		&clk_video),
2238c2ecf20Sopenharmony_ci	INIT_CK("ep93xx-spi.0",		NULL,		&clk_spi),
2248c2ecf20Sopenharmony_ci	INIT_CK("ep93xx-i2s",		"mclk",		&clk_i2s_mclk),
2258c2ecf20Sopenharmony_ci	INIT_CK("ep93xx-i2s",		"sclk",		&clk_i2s_sclk),
2268c2ecf20Sopenharmony_ci	INIT_CK("ep93xx-i2s",		"lrclk",	&clk_i2s_lrclk),
2278c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"pwm_clk",	&clk_pwm),
2288c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p0",		&clk_m2p0),
2298c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p1",		&clk_m2p1),
2308c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p2",		&clk_m2p2),
2318c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p3",		&clk_m2p3),
2328c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p4",		&clk_m2p4),
2338c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p5",		&clk_m2p5),
2348c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p6",		&clk_m2p6),
2358c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p7",		&clk_m2p7),
2368c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p8",		&clk_m2p8),
2378c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2p9",		&clk_m2p9),
2388c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2m0",		&clk_m2m0),
2398c2ecf20Sopenharmony_ci	INIT_CK(NULL,			"m2m1",		&clk_m2m1),
2408c2ecf20Sopenharmony_ci};
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_cistatic DEFINE_SPINLOCK(clk_lock);
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_cistatic void __clk_enable(struct clk *clk)
2458c2ecf20Sopenharmony_ci{
2468c2ecf20Sopenharmony_ci	if (!clk->users++) {
2478c2ecf20Sopenharmony_ci		if (clk->parent)
2488c2ecf20Sopenharmony_ci			__clk_enable(clk->parent);
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_ci		if (clk->enable_reg) {
2518c2ecf20Sopenharmony_ci			u32 v;
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci			v = __raw_readl(clk->enable_reg);
2548c2ecf20Sopenharmony_ci			v |= clk->enable_mask;
2558c2ecf20Sopenharmony_ci			if (clk->sw_locked)
2568c2ecf20Sopenharmony_ci				ep93xx_syscon_swlocked_write(v, clk->enable_reg);
2578c2ecf20Sopenharmony_ci			else
2588c2ecf20Sopenharmony_ci				__raw_writel(v, clk->enable_reg);
2598c2ecf20Sopenharmony_ci		}
2608c2ecf20Sopenharmony_ci	}
2618c2ecf20Sopenharmony_ci}
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ciint clk_enable(struct clk *clk)
2648c2ecf20Sopenharmony_ci{
2658c2ecf20Sopenharmony_ci	unsigned long flags;
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_ci	if (!clk)
2688c2ecf20Sopenharmony_ci		return -EINVAL;
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_ci	spin_lock_irqsave(&clk_lock, flags);
2718c2ecf20Sopenharmony_ci	__clk_enable(clk);
2728c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&clk_lock, flags);
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_ci	return 0;
2758c2ecf20Sopenharmony_ci}
2768c2ecf20Sopenharmony_ciEXPORT_SYMBOL(clk_enable);
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_cistatic void __clk_disable(struct clk *clk)
2798c2ecf20Sopenharmony_ci{
2808c2ecf20Sopenharmony_ci	if (!--clk->users) {
2818c2ecf20Sopenharmony_ci		if (clk->enable_reg) {
2828c2ecf20Sopenharmony_ci			u32 v;
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_ci			v = __raw_readl(clk->enable_reg);
2858c2ecf20Sopenharmony_ci			v &= ~clk->enable_mask;
2868c2ecf20Sopenharmony_ci			if (clk->sw_locked)
2878c2ecf20Sopenharmony_ci				ep93xx_syscon_swlocked_write(v, clk->enable_reg);
2888c2ecf20Sopenharmony_ci			else
2898c2ecf20Sopenharmony_ci				__raw_writel(v, clk->enable_reg);
2908c2ecf20Sopenharmony_ci		}
2918c2ecf20Sopenharmony_ci
2928c2ecf20Sopenharmony_ci		if (clk->parent)
2938c2ecf20Sopenharmony_ci			__clk_disable(clk->parent);
2948c2ecf20Sopenharmony_ci	}
2958c2ecf20Sopenharmony_ci}
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_civoid clk_disable(struct clk *clk)
2988c2ecf20Sopenharmony_ci{
2998c2ecf20Sopenharmony_ci	unsigned long flags;
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	if (!clk)
3028c2ecf20Sopenharmony_ci		return;
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci	spin_lock_irqsave(&clk_lock, flags);
3058c2ecf20Sopenharmony_ci	__clk_disable(clk);
3068c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&clk_lock, flags);
3078c2ecf20Sopenharmony_ci}
3088c2ecf20Sopenharmony_ciEXPORT_SYMBOL(clk_disable);
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_cistatic unsigned long get_uart_rate(struct clk *clk)
3118c2ecf20Sopenharmony_ci{
3128c2ecf20Sopenharmony_ci	unsigned long rate = clk_get_rate(clk->parent);
3138c2ecf20Sopenharmony_ci	u32 value;
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_ci	value = __raw_readl(EP93XX_SYSCON_PWRCNT);
3168c2ecf20Sopenharmony_ci	if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
3178c2ecf20Sopenharmony_ci		return rate;
3188c2ecf20Sopenharmony_ci	else
3198c2ecf20Sopenharmony_ci		return rate / 2;
3208c2ecf20Sopenharmony_ci}
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_ciunsigned long clk_get_rate(struct clk *clk)
3238c2ecf20Sopenharmony_ci{
3248c2ecf20Sopenharmony_ci	if (clk->get_rate)
3258c2ecf20Sopenharmony_ci		return clk->get_rate(clk);
3268c2ecf20Sopenharmony_ci
3278c2ecf20Sopenharmony_ci	return clk->rate;
3288c2ecf20Sopenharmony_ci}
3298c2ecf20Sopenharmony_ciEXPORT_SYMBOL(clk_get_rate);
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_cistatic int set_keytchclk_rate(struct clk *clk, unsigned long rate)
3328c2ecf20Sopenharmony_ci{
3338c2ecf20Sopenharmony_ci	u32 val;
3348c2ecf20Sopenharmony_ci	u32 div_bit;
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci	val = __raw_readl(clk->enable_reg);
3378c2ecf20Sopenharmony_ci
3388c2ecf20Sopenharmony_ci	/*
3398c2ecf20Sopenharmony_ci	 * The Key Matrix and ADC clocks are configured using the same
3408c2ecf20Sopenharmony_ci	 * System Controller register.  The clock used will be either
3418c2ecf20Sopenharmony_ci	 * 1/4 or 1/16 the external clock rate depending on the
3428c2ecf20Sopenharmony_ci	 * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
3438c2ecf20Sopenharmony_ci	 * bit being set or cleared.
3448c2ecf20Sopenharmony_ci	 */
3458c2ecf20Sopenharmony_ci	div_bit = clk->enable_mask >> 15;
3468c2ecf20Sopenharmony_ci
3478c2ecf20Sopenharmony_ci	if (rate == EP93XX_KEYTCHCLK_DIV4)
3488c2ecf20Sopenharmony_ci		val |= div_bit;
3498c2ecf20Sopenharmony_ci	else if (rate == EP93XX_KEYTCHCLK_DIV16)
3508c2ecf20Sopenharmony_ci		val &= ~div_bit;
3518c2ecf20Sopenharmony_ci	else
3528c2ecf20Sopenharmony_ci		return -EINVAL;
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_ci	ep93xx_syscon_swlocked_write(val, clk->enable_reg);
3558c2ecf20Sopenharmony_ci	clk->rate = rate;
3568c2ecf20Sopenharmony_ci	return 0;
3578c2ecf20Sopenharmony_ci}
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_cistatic int calc_clk_div(struct clk *clk, unsigned long rate,
3608c2ecf20Sopenharmony_ci			int *psel, int *esel, int *pdiv, int *div)
3618c2ecf20Sopenharmony_ci{
3628c2ecf20Sopenharmony_ci	struct clk *mclk;
3638c2ecf20Sopenharmony_ci	unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
3648c2ecf20Sopenharmony_ci	int i, found = 0, __div = 0, __pdiv = 0;
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci	/* Don't exceed the maximum rate */
3678c2ecf20Sopenharmony_ci	max_rate = max3(clk_pll1.rate / 4, clk_pll2.rate / 4, clk_xtali.rate / 4);
3688c2ecf20Sopenharmony_ci	rate = min(rate, max_rate);
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_ci	/*
3718c2ecf20Sopenharmony_ci	 * Try the two pll's and the external clock
3728c2ecf20Sopenharmony_ci	 * Because the valid predividers are 2, 2.5 and 3, we multiply
3738c2ecf20Sopenharmony_ci	 * all the clocks by 2 to avoid floating point math.
3748c2ecf20Sopenharmony_ci	 *
3758c2ecf20Sopenharmony_ci	 * This is based on the algorithm in the ep93xx raster guide:
3768c2ecf20Sopenharmony_ci	 * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
3778c2ecf20Sopenharmony_ci	 *
3788c2ecf20Sopenharmony_ci	 */
3798c2ecf20Sopenharmony_ci	for (i = 0; i < 3; i++) {
3808c2ecf20Sopenharmony_ci		if (i == 0)
3818c2ecf20Sopenharmony_ci			mclk = &clk_xtali;
3828c2ecf20Sopenharmony_ci		else if (i == 1)
3838c2ecf20Sopenharmony_ci			mclk = &clk_pll1;
3848c2ecf20Sopenharmony_ci		else
3858c2ecf20Sopenharmony_ci			mclk = &clk_pll2;
3868c2ecf20Sopenharmony_ci		mclk_rate = mclk->rate * 2;
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_ci		/* Try each predivider value */
3898c2ecf20Sopenharmony_ci		for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
3908c2ecf20Sopenharmony_ci			__div = mclk_rate / (rate * __pdiv);
3918c2ecf20Sopenharmony_ci			if (__div < 2 || __div > 127)
3928c2ecf20Sopenharmony_ci				continue;
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_ci			actual_rate = mclk_rate / (__pdiv * __div);
3958c2ecf20Sopenharmony_ci
3968c2ecf20Sopenharmony_ci			if (!found || abs(actual_rate - rate) < rate_err) {
3978c2ecf20Sopenharmony_ci				*pdiv = __pdiv - 3;
3988c2ecf20Sopenharmony_ci				*div = __div;
3998c2ecf20Sopenharmony_ci				*psel = (i == 2);
4008c2ecf20Sopenharmony_ci				*esel = (i != 0);
4018c2ecf20Sopenharmony_ci				clk->parent = mclk;
4028c2ecf20Sopenharmony_ci				clk->rate = actual_rate;
4038c2ecf20Sopenharmony_ci				rate_err = abs(actual_rate - rate);
4048c2ecf20Sopenharmony_ci				found = 1;
4058c2ecf20Sopenharmony_ci			}
4068c2ecf20Sopenharmony_ci		}
4078c2ecf20Sopenharmony_ci	}
4088c2ecf20Sopenharmony_ci
4098c2ecf20Sopenharmony_ci	if (!found)
4108c2ecf20Sopenharmony_ci		return -EINVAL;
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci	return 0;
4138c2ecf20Sopenharmony_ci}
4148c2ecf20Sopenharmony_ci
4158c2ecf20Sopenharmony_cistatic int set_div_rate(struct clk *clk, unsigned long rate)
4168c2ecf20Sopenharmony_ci{
4178c2ecf20Sopenharmony_ci	int err, psel = 0, esel = 0, pdiv = 0, div = 0;
4188c2ecf20Sopenharmony_ci	u32 val;
4198c2ecf20Sopenharmony_ci
4208c2ecf20Sopenharmony_ci	err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
4218c2ecf20Sopenharmony_ci	if (err)
4228c2ecf20Sopenharmony_ci		return err;
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_ci	/* Clear the esel, psel, pdiv and div bits */
4258c2ecf20Sopenharmony_ci	val = __raw_readl(clk->enable_reg);
4268c2ecf20Sopenharmony_ci	val &= ~0x7fff;
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci	/* Set the new esel, psel, pdiv and div bits for the new clock rate */
4298c2ecf20Sopenharmony_ci	val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
4308c2ecf20Sopenharmony_ci		(psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
4318c2ecf20Sopenharmony_ci		(pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
4328c2ecf20Sopenharmony_ci	ep93xx_syscon_swlocked_write(val, clk->enable_reg);
4338c2ecf20Sopenharmony_ci	return 0;
4348c2ecf20Sopenharmony_ci}
4358c2ecf20Sopenharmony_ci
4368c2ecf20Sopenharmony_cistatic int set_i2s_sclk_rate(struct clk *clk, unsigned long rate)
4378c2ecf20Sopenharmony_ci{
4388c2ecf20Sopenharmony_ci	unsigned val = __raw_readl(clk->enable_reg);
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci	if (rate == clk_i2s_mclk.rate / 2)
4418c2ecf20Sopenharmony_ci		ep93xx_syscon_swlocked_write(val & ~EP93XX_I2SCLKDIV_SDIV,
4428c2ecf20Sopenharmony_ci					     clk->enable_reg);
4438c2ecf20Sopenharmony_ci	else if (rate == clk_i2s_mclk.rate / 4)
4448c2ecf20Sopenharmony_ci		ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_SDIV,
4458c2ecf20Sopenharmony_ci					     clk->enable_reg);
4468c2ecf20Sopenharmony_ci	else
4478c2ecf20Sopenharmony_ci		return -EINVAL;
4488c2ecf20Sopenharmony_ci
4498c2ecf20Sopenharmony_ci	clk_i2s_sclk.rate = rate;
4508c2ecf20Sopenharmony_ci	return 0;
4518c2ecf20Sopenharmony_ci}
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_cistatic int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate)
4548c2ecf20Sopenharmony_ci{
4558c2ecf20Sopenharmony_ci	unsigned val = __raw_readl(clk->enable_reg) &
4568c2ecf20Sopenharmony_ci		~EP93XX_I2SCLKDIV_LRDIV_MASK;
4578c2ecf20Sopenharmony_ci
4588c2ecf20Sopenharmony_ci	if (rate == clk_i2s_sclk.rate / 32)
4598c2ecf20Sopenharmony_ci		ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV32,
4608c2ecf20Sopenharmony_ci					     clk->enable_reg);
4618c2ecf20Sopenharmony_ci	else if (rate == clk_i2s_sclk.rate / 64)
4628c2ecf20Sopenharmony_ci		ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV64,
4638c2ecf20Sopenharmony_ci					     clk->enable_reg);
4648c2ecf20Sopenharmony_ci	else if (rate == clk_i2s_sclk.rate / 128)
4658c2ecf20Sopenharmony_ci		ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV128,
4668c2ecf20Sopenharmony_ci					     clk->enable_reg);
4678c2ecf20Sopenharmony_ci	else
4688c2ecf20Sopenharmony_ci		return -EINVAL;
4698c2ecf20Sopenharmony_ci
4708c2ecf20Sopenharmony_ci	clk_i2s_lrclk.rate = rate;
4718c2ecf20Sopenharmony_ci	return 0;
4728c2ecf20Sopenharmony_ci}
4738c2ecf20Sopenharmony_ci
4748c2ecf20Sopenharmony_ciint clk_set_rate(struct clk *clk, unsigned long rate)
4758c2ecf20Sopenharmony_ci{
4768c2ecf20Sopenharmony_ci	if (clk->set_rate)
4778c2ecf20Sopenharmony_ci		return clk->set_rate(clk, rate);
4788c2ecf20Sopenharmony_ci
4798c2ecf20Sopenharmony_ci	return -EINVAL;
4808c2ecf20Sopenharmony_ci}
4818c2ecf20Sopenharmony_ciEXPORT_SYMBOL(clk_set_rate);
4828c2ecf20Sopenharmony_ci
4838c2ecf20Sopenharmony_cilong clk_round_rate(struct clk *clk, unsigned long rate)
4848c2ecf20Sopenharmony_ci{
4858c2ecf20Sopenharmony_ci	WARN_ON(clk);
4868c2ecf20Sopenharmony_ci	return 0;
4878c2ecf20Sopenharmony_ci}
4888c2ecf20Sopenharmony_ciEXPORT_SYMBOL(clk_round_rate);
4898c2ecf20Sopenharmony_ci
4908c2ecf20Sopenharmony_ciint clk_set_parent(struct clk *clk, struct clk *parent)
4918c2ecf20Sopenharmony_ci{
4928c2ecf20Sopenharmony_ci	WARN_ON(clk);
4938c2ecf20Sopenharmony_ci	return 0;
4948c2ecf20Sopenharmony_ci}
4958c2ecf20Sopenharmony_ciEXPORT_SYMBOL(clk_set_parent);
4968c2ecf20Sopenharmony_ci
4978c2ecf20Sopenharmony_cistruct clk *clk_get_parent(struct clk *clk)
4988c2ecf20Sopenharmony_ci{
4998c2ecf20Sopenharmony_ci	return clk->parent;
5008c2ecf20Sopenharmony_ci}
5018c2ecf20Sopenharmony_ciEXPORT_SYMBOL(clk_get_parent);
5028c2ecf20Sopenharmony_ci
5038c2ecf20Sopenharmony_ci
5048c2ecf20Sopenharmony_cistatic char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
5058c2ecf20Sopenharmony_cistatic char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
5068c2ecf20Sopenharmony_cistatic char pclk_divisors[] = { 1, 2, 4, 8 };
5078c2ecf20Sopenharmony_ci
5088c2ecf20Sopenharmony_ci/*
5098c2ecf20Sopenharmony_ci * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
5108c2ecf20Sopenharmony_ci */
5118c2ecf20Sopenharmony_cistatic unsigned long calc_pll_rate(u32 config_word)
5128c2ecf20Sopenharmony_ci{
5138c2ecf20Sopenharmony_ci	unsigned long long rate;
5148c2ecf20Sopenharmony_ci	int i;
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci	rate = clk_xtali.rate;
5178c2ecf20Sopenharmony_ci	rate *= ((config_word >> 11) & 0x1f) + 1;		/* X1FBD */
5188c2ecf20Sopenharmony_ci	rate *= ((config_word >> 5) & 0x3f) + 1;		/* X2FBD */
5198c2ecf20Sopenharmony_ci	do_div(rate, (config_word & 0x1f) + 1);			/* X2IPD */
5208c2ecf20Sopenharmony_ci	for (i = 0; i < ((config_word >> 16) & 3); i++)		/* PS */
5218c2ecf20Sopenharmony_ci		rate >>= 1;
5228c2ecf20Sopenharmony_ci
5238c2ecf20Sopenharmony_ci	return (unsigned long)rate;
5248c2ecf20Sopenharmony_ci}
5258c2ecf20Sopenharmony_ci
5268c2ecf20Sopenharmony_cistatic void __init ep93xx_dma_clock_init(void)
5278c2ecf20Sopenharmony_ci{
5288c2ecf20Sopenharmony_ci	clk_m2p0.rate = clk_h.rate;
5298c2ecf20Sopenharmony_ci	clk_m2p1.rate = clk_h.rate;
5308c2ecf20Sopenharmony_ci	clk_m2p2.rate = clk_h.rate;
5318c2ecf20Sopenharmony_ci	clk_m2p3.rate = clk_h.rate;
5328c2ecf20Sopenharmony_ci	clk_m2p4.rate = clk_h.rate;
5338c2ecf20Sopenharmony_ci	clk_m2p5.rate = clk_h.rate;
5348c2ecf20Sopenharmony_ci	clk_m2p6.rate = clk_h.rate;
5358c2ecf20Sopenharmony_ci	clk_m2p7.rate = clk_h.rate;
5368c2ecf20Sopenharmony_ci	clk_m2p8.rate = clk_h.rate;
5378c2ecf20Sopenharmony_ci	clk_m2p9.rate = clk_h.rate;
5388c2ecf20Sopenharmony_ci	clk_m2m0.rate = clk_h.rate;
5398c2ecf20Sopenharmony_ci	clk_m2m1.rate = clk_h.rate;
5408c2ecf20Sopenharmony_ci}
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_cistatic int __init ep93xx_clock_init(void)
5438c2ecf20Sopenharmony_ci{
5448c2ecf20Sopenharmony_ci	u32 value;
5458c2ecf20Sopenharmony_ci
5468c2ecf20Sopenharmony_ci	/* Determine the bootloader configured pll1 rate */
5478c2ecf20Sopenharmony_ci	value = __raw_readl(EP93XX_SYSCON_CLKSET1);
5488c2ecf20Sopenharmony_ci	if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1))
5498c2ecf20Sopenharmony_ci		clk_pll1.rate = clk_xtali.rate;
5508c2ecf20Sopenharmony_ci	else
5518c2ecf20Sopenharmony_ci		clk_pll1.rate = calc_pll_rate(value);
5528c2ecf20Sopenharmony_ci
5538c2ecf20Sopenharmony_ci	/* Initialize the pll1 derived clocks */
5548c2ecf20Sopenharmony_ci	clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
5558c2ecf20Sopenharmony_ci	clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
5568c2ecf20Sopenharmony_ci	clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
5578c2ecf20Sopenharmony_ci	ep93xx_dma_clock_init();
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_ci	/* Determine the bootloader configured pll2 rate */
5608c2ecf20Sopenharmony_ci	value = __raw_readl(EP93XX_SYSCON_CLKSET2);
5618c2ecf20Sopenharmony_ci	if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2))
5628c2ecf20Sopenharmony_ci		clk_pll2.rate = clk_xtali.rate;
5638c2ecf20Sopenharmony_ci	else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN)
5648c2ecf20Sopenharmony_ci		clk_pll2.rate = calc_pll_rate(value);
5658c2ecf20Sopenharmony_ci	else
5668c2ecf20Sopenharmony_ci		clk_pll2.rate = 0;
5678c2ecf20Sopenharmony_ci
5688c2ecf20Sopenharmony_ci	/* Initialize the pll2 derived clocks */
5698c2ecf20Sopenharmony_ci	clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
5708c2ecf20Sopenharmony_ci
5718c2ecf20Sopenharmony_ci	/*
5728c2ecf20Sopenharmony_ci	 * EP93xx SSP clock rate was doubled in version E2. For more information
5738c2ecf20Sopenharmony_ci	 * see:
5748c2ecf20Sopenharmony_ci	 *     http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
5758c2ecf20Sopenharmony_ci	 */
5768c2ecf20Sopenharmony_ci	if (ep93xx_chip_revision() < EP93XX_CHIP_REV_E2)
5778c2ecf20Sopenharmony_ci		clk_spi.rate /= 2;
5788c2ecf20Sopenharmony_ci
5798c2ecf20Sopenharmony_ci	pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
5808c2ecf20Sopenharmony_ci		clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
5818c2ecf20Sopenharmony_ci	pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
5828c2ecf20Sopenharmony_ci		clk_f.rate / 1000000, clk_h.rate / 1000000,
5838c2ecf20Sopenharmony_ci		clk_p.rate / 1000000);
5848c2ecf20Sopenharmony_ci
5858c2ecf20Sopenharmony_ci	clkdev_add_table(clocks, ARRAY_SIZE(clocks));
5868c2ecf20Sopenharmony_ci	return 0;
5878c2ecf20Sopenharmony_ci}
5888c2ecf20Sopenharmony_cipostcore_initcall(ep93xx_clock_init);
589