18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * TI DaVinci DM644x chip specific setup
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Author: Kevin Hilman, Deep Root Systems, LLC
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * 2007 (c) Deep Root Systems, LLC. This file is licensed under
78c2ecf20Sopenharmony_ci * the terms of the GNU General Public License version 2. This program
88c2ecf20Sopenharmony_ci * is licensed "as is" without any warranty of any kind, whether express
98c2ecf20Sopenharmony_ci * or implied.
108c2ecf20Sopenharmony_ci */
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
138c2ecf20Sopenharmony_ci#include <linux/clk/davinci.h>
148c2ecf20Sopenharmony_ci#include <linux/clkdev.h>
158c2ecf20Sopenharmony_ci#include <linux/dmaengine.h>
168c2ecf20Sopenharmony_ci#include <linux/init.h>
178c2ecf20Sopenharmony_ci#include <linux/io.h>
188c2ecf20Sopenharmony_ci#include <linux/irqchip/irq-davinci-aintc.h>
198c2ecf20Sopenharmony_ci#include <linux/platform_data/edma.h>
208c2ecf20Sopenharmony_ci#include <linux/platform_data/gpio-davinci.h>
218c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
228c2ecf20Sopenharmony_ci#include <linux/serial_8250.h>
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#include <asm/mach/map.h>
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include <mach/common.h>
278c2ecf20Sopenharmony_ci#include <mach/cputype.h>
288c2ecf20Sopenharmony_ci#include <mach/mux.h>
298c2ecf20Sopenharmony_ci#include <mach/serial.h>
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci#include <clocksource/timer-davinci.h>
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci#include "asp.h"
348c2ecf20Sopenharmony_ci#include "davinci.h"
358c2ecf20Sopenharmony_ci#include "irqs.h"
368c2ecf20Sopenharmony_ci#include "mux.h"
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci/*
398c2ecf20Sopenharmony_ci * Device specific clocks
408c2ecf20Sopenharmony_ci */
418c2ecf20Sopenharmony_ci#define DM644X_REF_FREQ		27000000
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci#define DM644X_EMAC_BASE		0x01c80000
448c2ecf20Sopenharmony_ci#define DM644X_EMAC_MDIO_BASE		(DM644X_EMAC_BASE + 0x4000)
458c2ecf20Sopenharmony_ci#define DM644X_EMAC_CNTRL_OFFSET	0x0000
468c2ecf20Sopenharmony_ci#define DM644X_EMAC_CNTRL_MOD_OFFSET	0x1000
478c2ecf20Sopenharmony_ci#define DM644X_EMAC_CNTRL_RAM_OFFSET	0x2000
488c2ecf20Sopenharmony_ci#define DM644X_EMAC_CNTRL_RAM_SIZE	0x2000
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_cistatic struct emac_platform_data dm644x_emac_pdata = {
518c2ecf20Sopenharmony_ci	.ctrl_reg_offset	= DM644X_EMAC_CNTRL_OFFSET,
528c2ecf20Sopenharmony_ci	.ctrl_mod_reg_offset	= DM644X_EMAC_CNTRL_MOD_OFFSET,
538c2ecf20Sopenharmony_ci	.ctrl_ram_offset	= DM644X_EMAC_CNTRL_RAM_OFFSET,
548c2ecf20Sopenharmony_ci	.ctrl_ram_size		= DM644X_EMAC_CNTRL_RAM_SIZE,
558c2ecf20Sopenharmony_ci	.version		= EMAC_VERSION_1,
568c2ecf20Sopenharmony_ci};
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_cistatic struct resource dm644x_emac_resources[] = {
598c2ecf20Sopenharmony_ci	{
608c2ecf20Sopenharmony_ci		.start	= DM644X_EMAC_BASE,
618c2ecf20Sopenharmony_ci		.end	= DM644X_EMAC_BASE + SZ_16K - 1,
628c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
638c2ecf20Sopenharmony_ci	},
648c2ecf20Sopenharmony_ci	{
658c2ecf20Sopenharmony_ci		.start = DAVINCI_INTC_IRQ(IRQ_EMACINT),
668c2ecf20Sopenharmony_ci		.end   = DAVINCI_INTC_IRQ(IRQ_EMACINT),
678c2ecf20Sopenharmony_ci		.flags = IORESOURCE_IRQ,
688c2ecf20Sopenharmony_ci	},
698c2ecf20Sopenharmony_ci};
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistatic struct platform_device dm644x_emac_device = {
728c2ecf20Sopenharmony_ci       .name		= "davinci_emac",
738c2ecf20Sopenharmony_ci       .id		= 1,
748c2ecf20Sopenharmony_ci       .dev = {
758c2ecf20Sopenharmony_ci	       .platform_data	= &dm644x_emac_pdata,
768c2ecf20Sopenharmony_ci       },
778c2ecf20Sopenharmony_ci       .num_resources	= ARRAY_SIZE(dm644x_emac_resources),
788c2ecf20Sopenharmony_ci       .resource	= dm644x_emac_resources,
798c2ecf20Sopenharmony_ci};
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_cistatic struct resource dm644x_mdio_resources[] = {
828c2ecf20Sopenharmony_ci	{
838c2ecf20Sopenharmony_ci		.start	= DM644X_EMAC_MDIO_BASE,
848c2ecf20Sopenharmony_ci		.end	= DM644X_EMAC_MDIO_BASE + SZ_4K - 1,
858c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
868c2ecf20Sopenharmony_ci	},
878c2ecf20Sopenharmony_ci};
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_cistatic struct platform_device dm644x_mdio_device = {
908c2ecf20Sopenharmony_ci	.name		= "davinci_mdio",
918c2ecf20Sopenharmony_ci	.id		= 0,
928c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(dm644x_mdio_resources),
938c2ecf20Sopenharmony_ci	.resource	= dm644x_mdio_resources,
948c2ecf20Sopenharmony_ci};
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci/*
978c2ecf20Sopenharmony_ci * Device specific mux setup
988c2ecf20Sopenharmony_ci *
998c2ecf20Sopenharmony_ci *	soc	description	mux  mode   mode  mux	 dbg
1008c2ecf20Sopenharmony_ci *				reg  offset mask  mode
1018c2ecf20Sopenharmony_ci */
1028c2ecf20Sopenharmony_cistatic const struct mux_config dm644x_pins[] = {
1038c2ecf20Sopenharmony_ci#ifdef CONFIG_DAVINCI_MUX
1048c2ecf20Sopenharmony_ciMUX_CFG(DM644X, HDIREN,		0,   16,    1,	  1,	 true)
1058c2ecf20Sopenharmony_ciMUX_CFG(DM644X, ATAEN,		0,   17,    1,	  1,	 true)
1068c2ecf20Sopenharmony_ciMUX_CFG(DM644X, ATAEN_DISABLE,	0,   17,    1,	  0,	 true)
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ciMUX_CFG(DM644X, HPIEN_DISABLE,	0,   29,    1,	  0,	 true)
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ciMUX_CFG(DM644X, AEAW,		0,   0,     31,	  31,	 true)
1118c2ecf20Sopenharmony_ciMUX_CFG(DM644X, AEAW0,		0,   0,     1,	  0,	 true)
1128c2ecf20Sopenharmony_ciMUX_CFG(DM644X, AEAW1,		0,   1,     1,	  0,	 true)
1138c2ecf20Sopenharmony_ciMUX_CFG(DM644X, AEAW2,		0,   2,     1,	  0,	 true)
1148c2ecf20Sopenharmony_ciMUX_CFG(DM644X, AEAW3,		0,   3,     1,	  0,	 true)
1158c2ecf20Sopenharmony_ciMUX_CFG(DM644X, AEAW4,		0,   4,     1,	  0,	 true)
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ciMUX_CFG(DM644X, MSTK,		1,   9,     1,	  0,	 false)
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ciMUX_CFG(DM644X, I2C,		1,   7,     1,	  1,	 false)
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ciMUX_CFG(DM644X, MCBSP,		1,   10,    1,	  1,	 false)
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ciMUX_CFG(DM644X, UART1,		1,   1,     1,	  1,	 true)
1248c2ecf20Sopenharmony_ciMUX_CFG(DM644X, UART2,		1,   2,     1,	  1,	 true)
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ciMUX_CFG(DM644X, PWM0,		1,   4,     1,	  1,	 false)
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ciMUX_CFG(DM644X, PWM1,		1,   5,     1,	  1,	 false)
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ciMUX_CFG(DM644X, PWM2,		1,   6,     1,	  1,	 false)
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ciMUX_CFG(DM644X, VLYNQEN,	0,   15,    1,	  1,	 false)
1338c2ecf20Sopenharmony_ciMUX_CFG(DM644X, VLSCREN,	0,   14,    1,	  1,	 false)
1348c2ecf20Sopenharmony_ciMUX_CFG(DM644X, VLYNQWD,	0,   12,    3,	  3,	 false)
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ciMUX_CFG(DM644X, EMACEN,		0,   31,    1,	  1,	 true)
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ciMUX_CFG(DM644X, GPIO3V,		0,   31,    1,	  0,	 true)
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ciMUX_CFG(DM644X, GPIO0,		0,   24,    1,	  0,	 true)
1418c2ecf20Sopenharmony_ciMUX_CFG(DM644X, GPIO3,		0,   25,    1,	  0,	 false)
1428c2ecf20Sopenharmony_ciMUX_CFG(DM644X, GPIO43_44,	1,   7,     1,	  0,	 false)
1438c2ecf20Sopenharmony_ciMUX_CFG(DM644X, GPIO46_47,	0,   22,    1,	  0,	 true)
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_ciMUX_CFG(DM644X, RGB666,		0,   22,    1,	  1,	 true)
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ciMUX_CFG(DM644X, LOEEN,		0,   24,    1,	  1,	 true)
1488c2ecf20Sopenharmony_ciMUX_CFG(DM644X, LFLDEN,		0,   25,    1,	  1,	 false)
1498c2ecf20Sopenharmony_ci#endif
1508c2ecf20Sopenharmony_ci};
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_ci/* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
1538c2ecf20Sopenharmony_cistatic u8 dm644x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
1548c2ecf20Sopenharmony_ci	[IRQ_VDINT0]		= 2,
1558c2ecf20Sopenharmony_ci	[IRQ_VDINT1]		= 6,
1568c2ecf20Sopenharmony_ci	[IRQ_VDINT2]		= 6,
1578c2ecf20Sopenharmony_ci	[IRQ_HISTINT]		= 6,
1588c2ecf20Sopenharmony_ci	[IRQ_H3AINT]		= 6,
1598c2ecf20Sopenharmony_ci	[IRQ_PRVUINT]		= 6,
1608c2ecf20Sopenharmony_ci	[IRQ_RSZINT]		= 6,
1618c2ecf20Sopenharmony_ci	[7]			= 7,
1628c2ecf20Sopenharmony_ci	[IRQ_VENCINT]		= 6,
1638c2ecf20Sopenharmony_ci	[IRQ_ASQINT]		= 6,
1648c2ecf20Sopenharmony_ci	[IRQ_IMXINT]		= 6,
1658c2ecf20Sopenharmony_ci	[IRQ_VLCDINT]		= 6,
1668c2ecf20Sopenharmony_ci	[IRQ_USBINT]		= 4,
1678c2ecf20Sopenharmony_ci	[IRQ_EMACINT]		= 4,
1688c2ecf20Sopenharmony_ci	[14]			= 7,
1698c2ecf20Sopenharmony_ci	[15]			= 7,
1708c2ecf20Sopenharmony_ci	[IRQ_CCINT0]		= 5,	/* dma */
1718c2ecf20Sopenharmony_ci	[IRQ_CCERRINT]		= 5,	/* dma */
1728c2ecf20Sopenharmony_ci	[IRQ_TCERRINT0]		= 5,	/* dma */
1738c2ecf20Sopenharmony_ci	[IRQ_TCERRINT]		= 5,	/* dma */
1748c2ecf20Sopenharmony_ci	[IRQ_PSCIN]		= 7,
1758c2ecf20Sopenharmony_ci	[21]			= 7,
1768c2ecf20Sopenharmony_ci	[IRQ_IDE]		= 4,
1778c2ecf20Sopenharmony_ci	[23]			= 7,
1788c2ecf20Sopenharmony_ci	[IRQ_MBXINT]		= 7,
1798c2ecf20Sopenharmony_ci	[IRQ_MBRINT]		= 7,
1808c2ecf20Sopenharmony_ci	[IRQ_MMCINT]		= 7,
1818c2ecf20Sopenharmony_ci	[IRQ_SDIOINT]		= 7,
1828c2ecf20Sopenharmony_ci	[28]			= 7,
1838c2ecf20Sopenharmony_ci	[IRQ_DDRINT]		= 7,
1848c2ecf20Sopenharmony_ci	[IRQ_AEMIFINT]		= 7,
1858c2ecf20Sopenharmony_ci	[IRQ_VLQINT]		= 4,
1868c2ecf20Sopenharmony_ci	[IRQ_TINT0_TINT12]	= 2,	/* clockevent */
1878c2ecf20Sopenharmony_ci	[IRQ_TINT0_TINT34]	= 2,	/* clocksource */
1888c2ecf20Sopenharmony_ci	[IRQ_TINT1_TINT12]	= 7,	/* DSP timer */
1898c2ecf20Sopenharmony_ci	[IRQ_TINT1_TINT34]	= 7,	/* system tick */
1908c2ecf20Sopenharmony_ci	[IRQ_PWMINT0]		= 7,
1918c2ecf20Sopenharmony_ci	[IRQ_PWMINT1]		= 7,
1928c2ecf20Sopenharmony_ci	[IRQ_PWMINT2]		= 7,
1938c2ecf20Sopenharmony_ci	[IRQ_I2C]		= 3,
1948c2ecf20Sopenharmony_ci	[IRQ_UARTINT0]		= 3,
1958c2ecf20Sopenharmony_ci	[IRQ_UARTINT1]		= 3,
1968c2ecf20Sopenharmony_ci	[IRQ_UARTINT2]		= 3,
1978c2ecf20Sopenharmony_ci	[IRQ_SPINT0]		= 3,
1988c2ecf20Sopenharmony_ci	[IRQ_SPINT1]		= 3,
1998c2ecf20Sopenharmony_ci	[45]			= 7,
2008c2ecf20Sopenharmony_ci	[IRQ_DSP2ARM0]		= 4,
2018c2ecf20Sopenharmony_ci	[IRQ_DSP2ARM1]		= 4,
2028c2ecf20Sopenharmony_ci	[IRQ_GPIO0]		= 7,
2038c2ecf20Sopenharmony_ci	[IRQ_GPIO1]		= 7,
2048c2ecf20Sopenharmony_ci	[IRQ_GPIO2]		= 7,
2058c2ecf20Sopenharmony_ci	[IRQ_GPIO3]		= 7,
2068c2ecf20Sopenharmony_ci	[IRQ_GPIO4]		= 7,
2078c2ecf20Sopenharmony_ci	[IRQ_GPIO5]		= 7,
2088c2ecf20Sopenharmony_ci	[IRQ_GPIO6]		= 7,
2098c2ecf20Sopenharmony_ci	[IRQ_GPIO7]		= 7,
2108c2ecf20Sopenharmony_ci	[IRQ_GPIOBNK0]		= 7,
2118c2ecf20Sopenharmony_ci	[IRQ_GPIOBNK1]		= 7,
2128c2ecf20Sopenharmony_ci	[IRQ_GPIOBNK2]		= 7,
2138c2ecf20Sopenharmony_ci	[IRQ_GPIOBNK3]		= 7,
2148c2ecf20Sopenharmony_ci	[IRQ_GPIOBNK4]		= 7,
2158c2ecf20Sopenharmony_ci	[IRQ_COMMTX]		= 7,
2168c2ecf20Sopenharmony_ci	[IRQ_COMMRX]		= 7,
2178c2ecf20Sopenharmony_ci	[IRQ_EMUINT]		= 7,
2188c2ecf20Sopenharmony_ci};
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci/*----------------------------------------------------------------------*/
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_cistatic s8 queue_priority_mapping[][2] = {
2238c2ecf20Sopenharmony_ci	/* {event queue no, Priority} */
2248c2ecf20Sopenharmony_ci	{0, 3},
2258c2ecf20Sopenharmony_ci	{1, 7},
2268c2ecf20Sopenharmony_ci	{-1, -1},
2278c2ecf20Sopenharmony_ci};
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_cistatic const struct dma_slave_map dm644x_edma_map[] = {
2308c2ecf20Sopenharmony_ci	{ "davinci-mcbsp", "tx", EDMA_FILTER_PARAM(0, 2) },
2318c2ecf20Sopenharmony_ci	{ "davinci-mcbsp", "rx", EDMA_FILTER_PARAM(0, 3) },
2328c2ecf20Sopenharmony_ci	{ "spi_davinci", "tx", EDMA_FILTER_PARAM(0, 16) },
2338c2ecf20Sopenharmony_ci	{ "spi_davinci", "rx", EDMA_FILTER_PARAM(0, 17) },
2348c2ecf20Sopenharmony_ci	{ "dm6441-mmc.0", "rx", EDMA_FILTER_PARAM(0, 26) },
2358c2ecf20Sopenharmony_ci	{ "dm6441-mmc.0", "tx", EDMA_FILTER_PARAM(0, 27) },
2368c2ecf20Sopenharmony_ci};
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_cistatic struct edma_soc_info dm644x_edma_pdata = {
2398c2ecf20Sopenharmony_ci	.queue_priority_mapping	= queue_priority_mapping,
2408c2ecf20Sopenharmony_ci	.default_queue		= EVENTQ_1,
2418c2ecf20Sopenharmony_ci	.slave_map		= dm644x_edma_map,
2428c2ecf20Sopenharmony_ci	.slavecnt		= ARRAY_SIZE(dm644x_edma_map),
2438c2ecf20Sopenharmony_ci};
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_cistatic struct resource edma_resources[] = {
2468c2ecf20Sopenharmony_ci	{
2478c2ecf20Sopenharmony_ci		.name	= "edma3_cc",
2488c2ecf20Sopenharmony_ci		.start	= 0x01c00000,
2498c2ecf20Sopenharmony_ci		.end	= 0x01c00000 + SZ_64K - 1,
2508c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
2518c2ecf20Sopenharmony_ci	},
2528c2ecf20Sopenharmony_ci	{
2538c2ecf20Sopenharmony_ci		.name	= "edma3_tc0",
2548c2ecf20Sopenharmony_ci		.start	= 0x01c10000,
2558c2ecf20Sopenharmony_ci		.end	= 0x01c10000 + SZ_1K - 1,
2568c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
2578c2ecf20Sopenharmony_ci	},
2588c2ecf20Sopenharmony_ci	{
2598c2ecf20Sopenharmony_ci		.name	= "edma3_tc1",
2608c2ecf20Sopenharmony_ci		.start	= 0x01c10400,
2618c2ecf20Sopenharmony_ci		.end	= 0x01c10400 + SZ_1K - 1,
2628c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
2638c2ecf20Sopenharmony_ci	},
2648c2ecf20Sopenharmony_ci	{
2658c2ecf20Sopenharmony_ci		.name	= "edma3_ccint",
2668c2ecf20Sopenharmony_ci		.start	= DAVINCI_INTC_IRQ(IRQ_CCINT0),
2678c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_IRQ,
2688c2ecf20Sopenharmony_ci	},
2698c2ecf20Sopenharmony_ci	{
2708c2ecf20Sopenharmony_ci		.name	= "edma3_ccerrint",
2718c2ecf20Sopenharmony_ci		.start	= DAVINCI_INTC_IRQ(IRQ_CCERRINT),
2728c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_IRQ,
2738c2ecf20Sopenharmony_ci	},
2748c2ecf20Sopenharmony_ci	/* not using TC*_ERR */
2758c2ecf20Sopenharmony_ci};
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_cistatic const struct platform_device_info dm644x_edma_device __initconst = {
2788c2ecf20Sopenharmony_ci	.name		= "edma",
2798c2ecf20Sopenharmony_ci	.id		= 0,
2808c2ecf20Sopenharmony_ci	.dma_mask	= DMA_BIT_MASK(32),
2818c2ecf20Sopenharmony_ci	.res		= edma_resources,
2828c2ecf20Sopenharmony_ci	.num_res	= ARRAY_SIZE(edma_resources),
2838c2ecf20Sopenharmony_ci	.data		= &dm644x_edma_pdata,
2848c2ecf20Sopenharmony_ci	.size_data	= sizeof(dm644x_edma_pdata),
2858c2ecf20Sopenharmony_ci};
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci/* DM6446 EVM uses ASP0; line-out is a pair of RCA jacks */
2888c2ecf20Sopenharmony_cistatic struct resource dm644x_asp_resources[] = {
2898c2ecf20Sopenharmony_ci	{
2908c2ecf20Sopenharmony_ci		.name	= "mpu",
2918c2ecf20Sopenharmony_ci		.start	= DAVINCI_ASP0_BASE,
2928c2ecf20Sopenharmony_ci		.end	= DAVINCI_ASP0_BASE + SZ_8K - 1,
2938c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
2948c2ecf20Sopenharmony_ci	},
2958c2ecf20Sopenharmony_ci	{
2968c2ecf20Sopenharmony_ci		.start	= DAVINCI_DMA_ASP0_TX,
2978c2ecf20Sopenharmony_ci		.end	= DAVINCI_DMA_ASP0_TX,
2988c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_DMA,
2998c2ecf20Sopenharmony_ci	},
3008c2ecf20Sopenharmony_ci	{
3018c2ecf20Sopenharmony_ci		.start	= DAVINCI_DMA_ASP0_RX,
3028c2ecf20Sopenharmony_ci		.end	= DAVINCI_DMA_ASP0_RX,
3038c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_DMA,
3048c2ecf20Sopenharmony_ci	},
3058c2ecf20Sopenharmony_ci};
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_cistatic struct platform_device dm644x_asp_device = {
3088c2ecf20Sopenharmony_ci	.name		= "davinci-mcbsp",
3098c2ecf20Sopenharmony_ci	.id		= -1,
3108c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(dm644x_asp_resources),
3118c2ecf20Sopenharmony_ci	.resource	= dm644x_asp_resources,
3128c2ecf20Sopenharmony_ci};
3138c2ecf20Sopenharmony_ci
3148c2ecf20Sopenharmony_ci#define DM644X_VPSS_BASE	0x01c73400
3158c2ecf20Sopenharmony_ci
3168c2ecf20Sopenharmony_cistatic struct resource dm644x_vpss_resources[] = {
3178c2ecf20Sopenharmony_ci	{
3188c2ecf20Sopenharmony_ci		/* VPSS Base address */
3198c2ecf20Sopenharmony_ci		.name		= "vpss",
3208c2ecf20Sopenharmony_ci		.start		= DM644X_VPSS_BASE,
3218c2ecf20Sopenharmony_ci		.end		= DM644X_VPSS_BASE + 0xff,
3228c2ecf20Sopenharmony_ci		.flags		= IORESOURCE_MEM,
3238c2ecf20Sopenharmony_ci	},
3248c2ecf20Sopenharmony_ci};
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_cistatic struct platform_device dm644x_vpss_device = {
3278c2ecf20Sopenharmony_ci	.name			= "vpss",
3288c2ecf20Sopenharmony_ci	.id			= -1,
3298c2ecf20Sopenharmony_ci	.dev.platform_data	= "dm644x_vpss",
3308c2ecf20Sopenharmony_ci	.num_resources		= ARRAY_SIZE(dm644x_vpss_resources),
3318c2ecf20Sopenharmony_ci	.resource		= dm644x_vpss_resources,
3328c2ecf20Sopenharmony_ci};
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_cistatic struct resource dm644x_vpfe_resources[] = {
3358c2ecf20Sopenharmony_ci	{
3368c2ecf20Sopenharmony_ci		.start          = DAVINCI_INTC_IRQ(IRQ_VDINT0),
3378c2ecf20Sopenharmony_ci		.end            = DAVINCI_INTC_IRQ(IRQ_VDINT0),
3388c2ecf20Sopenharmony_ci		.flags          = IORESOURCE_IRQ,
3398c2ecf20Sopenharmony_ci	},
3408c2ecf20Sopenharmony_ci	{
3418c2ecf20Sopenharmony_ci		.start          = DAVINCI_INTC_IRQ(IRQ_VDINT1),
3428c2ecf20Sopenharmony_ci		.end            = DAVINCI_INTC_IRQ(IRQ_VDINT1),
3438c2ecf20Sopenharmony_ci		.flags          = IORESOURCE_IRQ,
3448c2ecf20Sopenharmony_ci	},
3458c2ecf20Sopenharmony_ci};
3468c2ecf20Sopenharmony_ci
3478c2ecf20Sopenharmony_cistatic u64 dm644x_video_dma_mask = DMA_BIT_MASK(32);
3488c2ecf20Sopenharmony_cistatic struct resource dm644x_ccdc_resource[] = {
3498c2ecf20Sopenharmony_ci	/* CCDC Base address */
3508c2ecf20Sopenharmony_ci	{
3518c2ecf20Sopenharmony_ci		.start          = 0x01c70400,
3528c2ecf20Sopenharmony_ci		.end            = 0x01c70400 + 0xff,
3538c2ecf20Sopenharmony_ci		.flags          = IORESOURCE_MEM,
3548c2ecf20Sopenharmony_ci	},
3558c2ecf20Sopenharmony_ci};
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_cistatic struct platform_device dm644x_ccdc_dev = {
3588c2ecf20Sopenharmony_ci	.name           = "dm644x_ccdc",
3598c2ecf20Sopenharmony_ci	.id             = -1,
3608c2ecf20Sopenharmony_ci	.num_resources  = ARRAY_SIZE(dm644x_ccdc_resource),
3618c2ecf20Sopenharmony_ci	.resource       = dm644x_ccdc_resource,
3628c2ecf20Sopenharmony_ci	.dev = {
3638c2ecf20Sopenharmony_ci		.dma_mask               = &dm644x_video_dma_mask,
3648c2ecf20Sopenharmony_ci		.coherent_dma_mask      = DMA_BIT_MASK(32),
3658c2ecf20Sopenharmony_ci	},
3668c2ecf20Sopenharmony_ci};
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_cistatic struct platform_device dm644x_vpfe_dev = {
3698c2ecf20Sopenharmony_ci	.name		= CAPTURE_DRV_NAME,
3708c2ecf20Sopenharmony_ci	.id		= -1,
3718c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(dm644x_vpfe_resources),
3728c2ecf20Sopenharmony_ci	.resource	= dm644x_vpfe_resources,
3738c2ecf20Sopenharmony_ci	.dev = {
3748c2ecf20Sopenharmony_ci		.dma_mask		= &dm644x_video_dma_mask,
3758c2ecf20Sopenharmony_ci		.coherent_dma_mask	= DMA_BIT_MASK(32),
3768c2ecf20Sopenharmony_ci	},
3778c2ecf20Sopenharmony_ci};
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_ci#define DM644X_OSD_BASE		0x01c72600
3808c2ecf20Sopenharmony_ci
3818c2ecf20Sopenharmony_cistatic struct resource dm644x_osd_resources[] = {
3828c2ecf20Sopenharmony_ci	{
3838c2ecf20Sopenharmony_ci		.start	= DM644X_OSD_BASE,
3848c2ecf20Sopenharmony_ci		.end	= DM644X_OSD_BASE + 0x1ff,
3858c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
3868c2ecf20Sopenharmony_ci	},
3878c2ecf20Sopenharmony_ci};
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_cistatic struct platform_device dm644x_osd_dev = {
3908c2ecf20Sopenharmony_ci	.name		= DM644X_VPBE_OSD_SUBDEV_NAME,
3918c2ecf20Sopenharmony_ci	.id		= -1,
3928c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(dm644x_osd_resources),
3938c2ecf20Sopenharmony_ci	.resource	= dm644x_osd_resources,
3948c2ecf20Sopenharmony_ci	.dev		= {
3958c2ecf20Sopenharmony_ci		.dma_mask		= &dm644x_video_dma_mask,
3968c2ecf20Sopenharmony_ci		.coherent_dma_mask	= DMA_BIT_MASK(32),
3978c2ecf20Sopenharmony_ci	},
3988c2ecf20Sopenharmony_ci};
3998c2ecf20Sopenharmony_ci
4008c2ecf20Sopenharmony_ci#define DM644X_VENC_BASE		0x01c72400
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_cistatic struct resource dm644x_venc_resources[] = {
4038c2ecf20Sopenharmony_ci	{
4048c2ecf20Sopenharmony_ci		.start	= DM644X_VENC_BASE,
4058c2ecf20Sopenharmony_ci		.end	= DM644X_VENC_BASE + 0x17f,
4068c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
4078c2ecf20Sopenharmony_ci	},
4088c2ecf20Sopenharmony_ci};
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci#define DM644X_VPSS_MUXSEL_PLL2_MODE          BIT(0)
4118c2ecf20Sopenharmony_ci#define DM644X_VPSS_MUXSEL_VPBECLK_MODE       BIT(1)
4128c2ecf20Sopenharmony_ci#define DM644X_VPSS_VENCLKEN                  BIT(3)
4138c2ecf20Sopenharmony_ci#define DM644X_VPSS_DACCLKEN                  BIT(4)
4148c2ecf20Sopenharmony_ci
4158c2ecf20Sopenharmony_cistatic int dm644x_venc_setup_clock(enum vpbe_enc_timings_type type,
4168c2ecf20Sopenharmony_ci				   unsigned int pclock)
4178c2ecf20Sopenharmony_ci{
4188c2ecf20Sopenharmony_ci	int ret = 0;
4198c2ecf20Sopenharmony_ci	u32 v = DM644X_VPSS_VENCLKEN;
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci	switch (type) {
4228c2ecf20Sopenharmony_ci	case VPBE_ENC_STD:
4238c2ecf20Sopenharmony_ci		v |= DM644X_VPSS_DACCLKEN;
4248c2ecf20Sopenharmony_ci		writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
4258c2ecf20Sopenharmony_ci		break;
4268c2ecf20Sopenharmony_ci	case VPBE_ENC_DV_TIMINGS:
4278c2ecf20Sopenharmony_ci		if (pclock <= 27000000) {
4288c2ecf20Sopenharmony_ci			v |= DM644X_VPSS_DACCLKEN;
4298c2ecf20Sopenharmony_ci			writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
4308c2ecf20Sopenharmony_ci		} else {
4318c2ecf20Sopenharmony_ci			/*
4328c2ecf20Sopenharmony_ci			 * For HD, use external clock source since
4338c2ecf20Sopenharmony_ci			 * HD requires higher clock rate
4348c2ecf20Sopenharmony_ci			 */
4358c2ecf20Sopenharmony_ci			v |= DM644X_VPSS_MUXSEL_VPBECLK_MODE;
4368c2ecf20Sopenharmony_ci			writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
4378c2ecf20Sopenharmony_ci		}
4388c2ecf20Sopenharmony_ci		break;
4398c2ecf20Sopenharmony_ci	default:
4408c2ecf20Sopenharmony_ci		ret  = -EINVAL;
4418c2ecf20Sopenharmony_ci	}
4428c2ecf20Sopenharmony_ci
4438c2ecf20Sopenharmony_ci	return ret;
4448c2ecf20Sopenharmony_ci}
4458c2ecf20Sopenharmony_ci
4468c2ecf20Sopenharmony_cistatic struct resource dm644x_v4l2_disp_resources[] = {
4478c2ecf20Sopenharmony_ci	{
4488c2ecf20Sopenharmony_ci		.start	= DAVINCI_INTC_IRQ(IRQ_VENCINT),
4498c2ecf20Sopenharmony_ci		.end	= DAVINCI_INTC_IRQ(IRQ_VENCINT),
4508c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_IRQ,
4518c2ecf20Sopenharmony_ci	},
4528c2ecf20Sopenharmony_ci};
4538c2ecf20Sopenharmony_ci
4548c2ecf20Sopenharmony_cistatic struct platform_device dm644x_vpbe_display = {
4558c2ecf20Sopenharmony_ci	.name		= "vpbe-v4l2",
4568c2ecf20Sopenharmony_ci	.id		= -1,
4578c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(dm644x_v4l2_disp_resources),
4588c2ecf20Sopenharmony_ci	.resource	= dm644x_v4l2_disp_resources,
4598c2ecf20Sopenharmony_ci	.dev		= {
4608c2ecf20Sopenharmony_ci		.dma_mask		= &dm644x_video_dma_mask,
4618c2ecf20Sopenharmony_ci		.coherent_dma_mask	= DMA_BIT_MASK(32),
4628c2ecf20Sopenharmony_ci	},
4638c2ecf20Sopenharmony_ci};
4648c2ecf20Sopenharmony_ci
4658c2ecf20Sopenharmony_cistatic struct venc_platform_data dm644x_venc_pdata = {
4668c2ecf20Sopenharmony_ci	.setup_clock	= dm644x_venc_setup_clock,
4678c2ecf20Sopenharmony_ci};
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_cistatic struct platform_device dm644x_venc_dev = {
4708c2ecf20Sopenharmony_ci	.name		= DM644X_VPBE_VENC_SUBDEV_NAME,
4718c2ecf20Sopenharmony_ci	.id		= -1,
4728c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(dm644x_venc_resources),
4738c2ecf20Sopenharmony_ci	.resource	= dm644x_venc_resources,
4748c2ecf20Sopenharmony_ci	.dev		= {
4758c2ecf20Sopenharmony_ci		.dma_mask		= &dm644x_video_dma_mask,
4768c2ecf20Sopenharmony_ci		.coherent_dma_mask	= DMA_BIT_MASK(32),
4778c2ecf20Sopenharmony_ci		.platform_data		= &dm644x_venc_pdata,
4788c2ecf20Sopenharmony_ci	},
4798c2ecf20Sopenharmony_ci};
4808c2ecf20Sopenharmony_ci
4818c2ecf20Sopenharmony_cistatic struct platform_device dm644x_vpbe_dev = {
4828c2ecf20Sopenharmony_ci	.name		= "vpbe_controller",
4838c2ecf20Sopenharmony_ci	.id		= -1,
4848c2ecf20Sopenharmony_ci	.dev		= {
4858c2ecf20Sopenharmony_ci		.dma_mask		= &dm644x_video_dma_mask,
4868c2ecf20Sopenharmony_ci		.coherent_dma_mask	= DMA_BIT_MASK(32),
4878c2ecf20Sopenharmony_ci	},
4888c2ecf20Sopenharmony_ci};
4898c2ecf20Sopenharmony_ci
4908c2ecf20Sopenharmony_cistatic struct resource dm644_gpio_resources[] = {
4918c2ecf20Sopenharmony_ci	{	/* registers */
4928c2ecf20Sopenharmony_ci		.start	= DAVINCI_GPIO_BASE,
4938c2ecf20Sopenharmony_ci		.end	= DAVINCI_GPIO_BASE + SZ_4K - 1,
4948c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
4958c2ecf20Sopenharmony_ci	},
4968c2ecf20Sopenharmony_ci	{	/* interrupt */
4978c2ecf20Sopenharmony_ci		.start	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK0),
4988c2ecf20Sopenharmony_ci		.end	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK0),
4998c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_IRQ,
5008c2ecf20Sopenharmony_ci	},
5018c2ecf20Sopenharmony_ci	{
5028c2ecf20Sopenharmony_ci		.start	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK1),
5038c2ecf20Sopenharmony_ci		.end	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK1),
5048c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_IRQ,
5058c2ecf20Sopenharmony_ci	},
5068c2ecf20Sopenharmony_ci	{
5078c2ecf20Sopenharmony_ci		.start	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK2),
5088c2ecf20Sopenharmony_ci		.end	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK2),
5098c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_IRQ,
5108c2ecf20Sopenharmony_ci	},
5118c2ecf20Sopenharmony_ci	{
5128c2ecf20Sopenharmony_ci		.start	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK3),
5138c2ecf20Sopenharmony_ci		.end	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK3),
5148c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_IRQ,
5158c2ecf20Sopenharmony_ci	},
5168c2ecf20Sopenharmony_ci	{
5178c2ecf20Sopenharmony_ci		.start	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK4),
5188c2ecf20Sopenharmony_ci		.end	= DAVINCI_INTC_IRQ(IRQ_GPIOBNK4),
5198c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_IRQ,
5208c2ecf20Sopenharmony_ci	},
5218c2ecf20Sopenharmony_ci};
5228c2ecf20Sopenharmony_ci
5238c2ecf20Sopenharmony_cistatic struct davinci_gpio_platform_data dm644_gpio_platform_data = {
5248c2ecf20Sopenharmony_ci	.no_auto_base	= true,
5258c2ecf20Sopenharmony_ci	.base		= 0,
5268c2ecf20Sopenharmony_ci	.ngpio		= 71,
5278c2ecf20Sopenharmony_ci};
5288c2ecf20Sopenharmony_ci
5298c2ecf20Sopenharmony_ciint __init dm644x_gpio_register(void)
5308c2ecf20Sopenharmony_ci{
5318c2ecf20Sopenharmony_ci	return davinci_gpio_register(dm644_gpio_resources,
5328c2ecf20Sopenharmony_ci				     ARRAY_SIZE(dm644_gpio_resources),
5338c2ecf20Sopenharmony_ci				     &dm644_gpio_platform_data);
5348c2ecf20Sopenharmony_ci}
5358c2ecf20Sopenharmony_ci/*----------------------------------------------------------------------*/
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_cistatic struct map_desc dm644x_io_desc[] = {
5388c2ecf20Sopenharmony_ci	{
5398c2ecf20Sopenharmony_ci		.virtual	= IO_VIRT,
5408c2ecf20Sopenharmony_ci		.pfn		= __phys_to_pfn(IO_PHYS),
5418c2ecf20Sopenharmony_ci		.length		= IO_SIZE,
5428c2ecf20Sopenharmony_ci		.type		= MT_DEVICE
5438c2ecf20Sopenharmony_ci	},
5448c2ecf20Sopenharmony_ci};
5458c2ecf20Sopenharmony_ci
5468c2ecf20Sopenharmony_ci/* Contents of JTAG ID register used to identify exact cpu type */
5478c2ecf20Sopenharmony_cistatic struct davinci_id dm644x_ids[] = {
5488c2ecf20Sopenharmony_ci	{
5498c2ecf20Sopenharmony_ci		.variant	= 0x0,
5508c2ecf20Sopenharmony_ci		.part_no	= 0xb700,
5518c2ecf20Sopenharmony_ci		.manufacturer	= 0x017,
5528c2ecf20Sopenharmony_ci		.cpu_id		= DAVINCI_CPU_ID_DM6446,
5538c2ecf20Sopenharmony_ci		.name		= "dm6446",
5548c2ecf20Sopenharmony_ci	},
5558c2ecf20Sopenharmony_ci	{
5568c2ecf20Sopenharmony_ci		.variant	= 0x1,
5578c2ecf20Sopenharmony_ci		.part_no	= 0xb700,
5588c2ecf20Sopenharmony_ci		.manufacturer	= 0x017,
5598c2ecf20Sopenharmony_ci		.cpu_id		= DAVINCI_CPU_ID_DM6446,
5608c2ecf20Sopenharmony_ci		.name		= "dm6446a",
5618c2ecf20Sopenharmony_ci	},
5628c2ecf20Sopenharmony_ci};
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci/*
5658c2ecf20Sopenharmony_ci * Bottom half of timer0 is used for clockevent, top half is used for
5668c2ecf20Sopenharmony_ci * clocksource.
5678c2ecf20Sopenharmony_ci */
5688c2ecf20Sopenharmony_cistatic const struct davinci_timer_cfg dm644x_timer_cfg = {
5698c2ecf20Sopenharmony_ci	.reg = DEFINE_RES_IO(DAVINCI_TIMER0_BASE, SZ_4K),
5708c2ecf20Sopenharmony_ci	.irq = {
5718c2ecf20Sopenharmony_ci		DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT12)),
5728c2ecf20Sopenharmony_ci		DEFINE_RES_IRQ(DAVINCI_INTC_IRQ(IRQ_TINT0_TINT34)),
5738c2ecf20Sopenharmony_ci	},
5748c2ecf20Sopenharmony_ci};
5758c2ecf20Sopenharmony_ci
5768c2ecf20Sopenharmony_cistatic struct plat_serial8250_port dm644x_serial0_platform_data[] = {
5778c2ecf20Sopenharmony_ci	{
5788c2ecf20Sopenharmony_ci		.mapbase	= DAVINCI_UART0_BASE,
5798c2ecf20Sopenharmony_ci		.irq		= DAVINCI_INTC_IRQ(IRQ_UARTINT0),
5808c2ecf20Sopenharmony_ci		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
5818c2ecf20Sopenharmony_ci				  UPF_IOREMAP,
5828c2ecf20Sopenharmony_ci		.iotype		= UPIO_MEM,
5838c2ecf20Sopenharmony_ci		.regshift	= 2,
5848c2ecf20Sopenharmony_ci	},
5858c2ecf20Sopenharmony_ci	{
5868c2ecf20Sopenharmony_ci		.flags	= 0,
5878c2ecf20Sopenharmony_ci	}
5888c2ecf20Sopenharmony_ci};
5898c2ecf20Sopenharmony_cistatic struct plat_serial8250_port dm644x_serial1_platform_data[] = {
5908c2ecf20Sopenharmony_ci	{
5918c2ecf20Sopenharmony_ci		.mapbase	= DAVINCI_UART1_BASE,
5928c2ecf20Sopenharmony_ci		.irq		= DAVINCI_INTC_IRQ(IRQ_UARTINT1),
5938c2ecf20Sopenharmony_ci		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
5948c2ecf20Sopenharmony_ci				  UPF_IOREMAP,
5958c2ecf20Sopenharmony_ci		.iotype		= UPIO_MEM,
5968c2ecf20Sopenharmony_ci		.regshift	= 2,
5978c2ecf20Sopenharmony_ci	},
5988c2ecf20Sopenharmony_ci	{
5998c2ecf20Sopenharmony_ci		.flags	= 0,
6008c2ecf20Sopenharmony_ci	}
6018c2ecf20Sopenharmony_ci};
6028c2ecf20Sopenharmony_cistatic struct plat_serial8250_port dm644x_serial2_platform_data[] = {
6038c2ecf20Sopenharmony_ci	{
6048c2ecf20Sopenharmony_ci		.mapbase	= DAVINCI_UART2_BASE,
6058c2ecf20Sopenharmony_ci		.irq		= DAVINCI_INTC_IRQ(IRQ_UARTINT2),
6068c2ecf20Sopenharmony_ci		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
6078c2ecf20Sopenharmony_ci				  UPF_IOREMAP,
6088c2ecf20Sopenharmony_ci		.iotype		= UPIO_MEM,
6098c2ecf20Sopenharmony_ci		.regshift	= 2,
6108c2ecf20Sopenharmony_ci	},
6118c2ecf20Sopenharmony_ci	{
6128c2ecf20Sopenharmony_ci		.flags	= 0,
6138c2ecf20Sopenharmony_ci	}
6148c2ecf20Sopenharmony_ci};
6158c2ecf20Sopenharmony_ci
6168c2ecf20Sopenharmony_cistruct platform_device dm644x_serial_device[] = {
6178c2ecf20Sopenharmony_ci	{
6188c2ecf20Sopenharmony_ci		.name			= "serial8250",
6198c2ecf20Sopenharmony_ci		.id			= PLAT8250_DEV_PLATFORM,
6208c2ecf20Sopenharmony_ci		.dev			= {
6218c2ecf20Sopenharmony_ci			.platform_data	= dm644x_serial0_platform_data,
6228c2ecf20Sopenharmony_ci		}
6238c2ecf20Sopenharmony_ci	},
6248c2ecf20Sopenharmony_ci	{
6258c2ecf20Sopenharmony_ci		.name			= "serial8250",
6268c2ecf20Sopenharmony_ci		.id			= PLAT8250_DEV_PLATFORM1,
6278c2ecf20Sopenharmony_ci		.dev			= {
6288c2ecf20Sopenharmony_ci			.platform_data	= dm644x_serial1_platform_data,
6298c2ecf20Sopenharmony_ci		}
6308c2ecf20Sopenharmony_ci	},
6318c2ecf20Sopenharmony_ci	{
6328c2ecf20Sopenharmony_ci		.name			= "serial8250",
6338c2ecf20Sopenharmony_ci		.id			= PLAT8250_DEV_PLATFORM2,
6348c2ecf20Sopenharmony_ci		.dev			= {
6358c2ecf20Sopenharmony_ci			.platform_data	= dm644x_serial2_platform_data,
6368c2ecf20Sopenharmony_ci		}
6378c2ecf20Sopenharmony_ci	},
6388c2ecf20Sopenharmony_ci	{
6398c2ecf20Sopenharmony_ci	}
6408c2ecf20Sopenharmony_ci};
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_cistatic const struct davinci_soc_info davinci_soc_info_dm644x = {
6438c2ecf20Sopenharmony_ci	.io_desc		= dm644x_io_desc,
6448c2ecf20Sopenharmony_ci	.io_desc_num		= ARRAY_SIZE(dm644x_io_desc),
6458c2ecf20Sopenharmony_ci	.jtag_id_reg		= 0x01c40028,
6468c2ecf20Sopenharmony_ci	.ids			= dm644x_ids,
6478c2ecf20Sopenharmony_ci	.ids_num		= ARRAY_SIZE(dm644x_ids),
6488c2ecf20Sopenharmony_ci	.pinmux_base		= DAVINCI_SYSTEM_MODULE_BASE,
6498c2ecf20Sopenharmony_ci	.pinmux_pins		= dm644x_pins,
6508c2ecf20Sopenharmony_ci	.pinmux_pins_num	= ARRAY_SIZE(dm644x_pins),
6518c2ecf20Sopenharmony_ci	.emac_pdata		= &dm644x_emac_pdata,
6528c2ecf20Sopenharmony_ci	.sram_dma		= 0x00008000,
6538c2ecf20Sopenharmony_ci	.sram_len		= SZ_16K,
6548c2ecf20Sopenharmony_ci};
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_civoid __init dm644x_init_asp(void)
6578c2ecf20Sopenharmony_ci{
6588c2ecf20Sopenharmony_ci	davinci_cfg_reg(DM644X_MCBSP);
6598c2ecf20Sopenharmony_ci	platform_device_register(&dm644x_asp_device);
6608c2ecf20Sopenharmony_ci}
6618c2ecf20Sopenharmony_ci
6628c2ecf20Sopenharmony_civoid __init dm644x_init(void)
6638c2ecf20Sopenharmony_ci{
6648c2ecf20Sopenharmony_ci	davinci_common_init(&davinci_soc_info_dm644x);
6658c2ecf20Sopenharmony_ci	davinci_map_sysmod();
6668c2ecf20Sopenharmony_ci}
6678c2ecf20Sopenharmony_ci
6688c2ecf20Sopenharmony_civoid __init dm644x_init_time(void)
6698c2ecf20Sopenharmony_ci{
6708c2ecf20Sopenharmony_ci	void __iomem *pll1, *psc;
6718c2ecf20Sopenharmony_ci	struct clk *clk;
6728c2ecf20Sopenharmony_ci	int rv;
6738c2ecf20Sopenharmony_ci
6748c2ecf20Sopenharmony_ci	clk_register_fixed_rate(NULL, "ref_clk", NULL, 0, DM644X_REF_FREQ);
6758c2ecf20Sopenharmony_ci
6768c2ecf20Sopenharmony_ci	pll1 = ioremap(DAVINCI_PLL1_BASE, SZ_1K);
6778c2ecf20Sopenharmony_ci	dm644x_pll1_init(NULL, pll1, NULL);
6788c2ecf20Sopenharmony_ci
6798c2ecf20Sopenharmony_ci	psc = ioremap(DAVINCI_PWR_SLEEP_CNTRL_BASE, SZ_4K);
6808c2ecf20Sopenharmony_ci	dm644x_psc_init(NULL, psc);
6818c2ecf20Sopenharmony_ci
6828c2ecf20Sopenharmony_ci	clk = clk_get(NULL, "timer0");
6838c2ecf20Sopenharmony_ci	if (WARN_ON(IS_ERR(clk))) {
6848c2ecf20Sopenharmony_ci		pr_err("Unable to get the timer clock\n");
6858c2ecf20Sopenharmony_ci		return;
6868c2ecf20Sopenharmony_ci	}
6878c2ecf20Sopenharmony_ci
6888c2ecf20Sopenharmony_ci	rv = davinci_timer_register(clk, &dm644x_timer_cfg);
6898c2ecf20Sopenharmony_ci	WARN(rv, "Unable to register the timer: %d\n", rv);
6908c2ecf20Sopenharmony_ci}
6918c2ecf20Sopenharmony_ci
6928c2ecf20Sopenharmony_cistatic struct resource dm644x_pll2_resources[] = {
6938c2ecf20Sopenharmony_ci	{
6948c2ecf20Sopenharmony_ci		.start	= DAVINCI_PLL2_BASE,
6958c2ecf20Sopenharmony_ci		.end	= DAVINCI_PLL2_BASE + SZ_1K - 1,
6968c2ecf20Sopenharmony_ci		.flags	= IORESOURCE_MEM,
6978c2ecf20Sopenharmony_ci	},
6988c2ecf20Sopenharmony_ci};
6998c2ecf20Sopenharmony_ci
7008c2ecf20Sopenharmony_cistatic struct platform_device dm644x_pll2_device = {
7018c2ecf20Sopenharmony_ci	.name		= "dm644x-pll2",
7028c2ecf20Sopenharmony_ci	.id		= -1,
7038c2ecf20Sopenharmony_ci	.resource	= dm644x_pll2_resources,
7048c2ecf20Sopenharmony_ci	.num_resources	= ARRAY_SIZE(dm644x_pll2_resources),
7058c2ecf20Sopenharmony_ci};
7068c2ecf20Sopenharmony_ci
7078c2ecf20Sopenharmony_civoid __init dm644x_register_clocks(void)
7088c2ecf20Sopenharmony_ci{
7098c2ecf20Sopenharmony_ci	/* PLL1 and PSC are registered in dm644x_init_time() */
7108c2ecf20Sopenharmony_ci	platform_device_register(&dm644x_pll2_device);
7118c2ecf20Sopenharmony_ci}
7128c2ecf20Sopenharmony_ci
7138c2ecf20Sopenharmony_ciint __init dm644x_init_video(struct vpfe_config *vpfe_cfg,
7148c2ecf20Sopenharmony_ci				struct vpbe_config *vpbe_cfg)
7158c2ecf20Sopenharmony_ci{
7168c2ecf20Sopenharmony_ci	if (vpfe_cfg || vpbe_cfg)
7178c2ecf20Sopenharmony_ci		platform_device_register(&dm644x_vpss_device);
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	if (vpfe_cfg) {
7208c2ecf20Sopenharmony_ci		dm644x_vpfe_dev.dev.platform_data = vpfe_cfg;
7218c2ecf20Sopenharmony_ci		platform_device_register(&dm644x_ccdc_dev);
7228c2ecf20Sopenharmony_ci		platform_device_register(&dm644x_vpfe_dev);
7238c2ecf20Sopenharmony_ci	}
7248c2ecf20Sopenharmony_ci
7258c2ecf20Sopenharmony_ci	if (vpbe_cfg) {
7268c2ecf20Sopenharmony_ci		dm644x_vpbe_dev.dev.platform_data = vpbe_cfg;
7278c2ecf20Sopenharmony_ci		platform_device_register(&dm644x_osd_dev);
7288c2ecf20Sopenharmony_ci		platform_device_register(&dm644x_venc_dev);
7298c2ecf20Sopenharmony_ci		platform_device_register(&dm644x_vpbe_dev);
7308c2ecf20Sopenharmony_ci		platform_device_register(&dm644x_vpbe_display);
7318c2ecf20Sopenharmony_ci	}
7328c2ecf20Sopenharmony_ci
7338c2ecf20Sopenharmony_ci	return 0;
7348c2ecf20Sopenharmony_ci}
7358c2ecf20Sopenharmony_ci
7368c2ecf20Sopenharmony_cistatic const struct davinci_aintc_config dm644x_aintc_config = {
7378c2ecf20Sopenharmony_ci	.reg = {
7388c2ecf20Sopenharmony_ci		.start		= DAVINCI_ARM_INTC_BASE,
7398c2ecf20Sopenharmony_ci		.end		= DAVINCI_ARM_INTC_BASE + SZ_4K - 1,
7408c2ecf20Sopenharmony_ci		.flags		= IORESOURCE_MEM,
7418c2ecf20Sopenharmony_ci	},
7428c2ecf20Sopenharmony_ci	.num_irqs		= 64,
7438c2ecf20Sopenharmony_ci	.prios			= dm644x_default_priorities,
7448c2ecf20Sopenharmony_ci};
7458c2ecf20Sopenharmony_ci
7468c2ecf20Sopenharmony_civoid __init dm644x_init_irq(void)
7478c2ecf20Sopenharmony_ci{
7488c2ecf20Sopenharmony_ci	davinci_aintc_init(&dm644x_aintc_config);
7498c2ecf20Sopenharmony_ci}
7508c2ecf20Sopenharmony_ci
7518c2ecf20Sopenharmony_civoid __init dm644x_init_devices(void)
7528c2ecf20Sopenharmony_ci{
7538c2ecf20Sopenharmony_ci	struct platform_device *edma_pdev;
7548c2ecf20Sopenharmony_ci	int ret;
7558c2ecf20Sopenharmony_ci
7568c2ecf20Sopenharmony_ci	edma_pdev = platform_device_register_full(&dm644x_edma_device);
7578c2ecf20Sopenharmony_ci	if (IS_ERR(edma_pdev))
7588c2ecf20Sopenharmony_ci		pr_warn("%s: Failed to register eDMA\n", __func__);
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_ci	platform_device_register(&dm644x_mdio_device);
7618c2ecf20Sopenharmony_ci	platform_device_register(&dm644x_emac_device);
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci	ret = davinci_init_wdt();
7648c2ecf20Sopenharmony_ci	if (ret)
7658c2ecf20Sopenharmony_ci		pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
7668c2ecf20Sopenharmony_ci
7678c2ecf20Sopenharmony_ci}
768