18c2ecf20Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 28c2ecf20Sopenharmony_ci%YAML 1.2 38c2ecf20Sopenharmony_ci--- 48c2ecf20Sopenharmony_ci$id: http://devicetree.org/schemas/spi/st,stm32-qspi.yaml# 58c2ecf20Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_cititle: STMicroelectronics STM32 Quad Serial Peripheral Interface (QSPI) bindings 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_cimaintainers: 108c2ecf20Sopenharmony_ci - Christophe Kerello <christophe.kerello@st.com> 118c2ecf20Sopenharmony_ci - Patrice Chotard <patrice.chotard@st.com> 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ciallOf: 148c2ecf20Sopenharmony_ci - $ref: "spi-controller.yaml#" 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ciproperties: 178c2ecf20Sopenharmony_ci compatible: 188c2ecf20Sopenharmony_ci const: st,stm32f469-qspi 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci reg: 218c2ecf20Sopenharmony_ci items: 228c2ecf20Sopenharmony_ci - description: registers 238c2ecf20Sopenharmony_ci - description: memory mapping 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci reg-names: 268c2ecf20Sopenharmony_ci items: 278c2ecf20Sopenharmony_ci - const: qspi 288c2ecf20Sopenharmony_ci - const: qspi_mm 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci clocks: 318c2ecf20Sopenharmony_ci maxItems: 1 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci interrupts: 348c2ecf20Sopenharmony_ci maxItems: 1 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci resets: 378c2ecf20Sopenharmony_ci maxItems: 1 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci dmas: 408c2ecf20Sopenharmony_ci items: 418c2ecf20Sopenharmony_ci - description: tx DMA channel 428c2ecf20Sopenharmony_ci - description: rx DMA channel 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci dma-names: 458c2ecf20Sopenharmony_ci items: 468c2ecf20Sopenharmony_ci - const: tx 478c2ecf20Sopenharmony_ci - const: rx 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_cirequired: 508c2ecf20Sopenharmony_ci - compatible 518c2ecf20Sopenharmony_ci - reg 528c2ecf20Sopenharmony_ci - reg-names 538c2ecf20Sopenharmony_ci - clocks 548c2ecf20Sopenharmony_ci - interrupts 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ciunevaluatedProperties: false 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ciexamples: 598c2ecf20Sopenharmony_ci - | 608c2ecf20Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 618c2ecf20Sopenharmony_ci #include <dt-bindings/clock/stm32mp1-clks.h> 628c2ecf20Sopenharmony_ci #include <dt-bindings/reset/stm32mp1-resets.h> 638c2ecf20Sopenharmony_ci spi@58003000 { 648c2ecf20Sopenharmony_ci compatible = "st,stm32f469-qspi"; 658c2ecf20Sopenharmony_ci reg = <0x58003000 0x1000>, <0x70000000 0x10000000>; 668c2ecf20Sopenharmony_ci reg-names = "qspi", "qspi_mm"; 678c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 688c2ecf20Sopenharmony_ci dmas = <&mdma1 22 0x10 0x100002 0x0 0x0>, 698c2ecf20Sopenharmony_ci <&mdma1 22 0x10 0x100008 0x0 0x0>; 708c2ecf20Sopenharmony_ci dma-names = "tx", "rx"; 718c2ecf20Sopenharmony_ci clocks = <&rcc QSPI_K>; 728c2ecf20Sopenharmony_ci resets = <&rcc QSPI_R>; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci #address-cells = <1>; 758c2ecf20Sopenharmony_ci #size-cells = <0>; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci flash@0 { 788c2ecf20Sopenharmony_ci compatible = "jedec,spi-nor"; 798c2ecf20Sopenharmony_ci reg = <0>; 808c2ecf20Sopenharmony_ci spi-rx-bus-width = <4>; 818c2ecf20Sopenharmony_ci spi-max-frequency = <108000000>; 828c2ecf20Sopenharmony_ci }; 838c2ecf20Sopenharmony_ci }; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci... 86