18c2ecf20Sopenharmony_ciQualcomm Technologies, Inc. IPQ8074 TLMM block
28c2ecf20Sopenharmony_ci
38c2ecf20Sopenharmony_ciThis binding describes the Top Level Mode Multiplexer block found in the
48c2ecf20Sopenharmony_ciIPQ8074 platform.
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci- compatible:
78c2ecf20Sopenharmony_ci	Usage: required
88c2ecf20Sopenharmony_ci	Value type: <string>
98c2ecf20Sopenharmony_ci	Definition: must be "qcom,ipq8074-pinctrl"
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci- reg:
128c2ecf20Sopenharmony_ci	Usage: required
138c2ecf20Sopenharmony_ci	Value type: <prop-encoded-array>
148c2ecf20Sopenharmony_ci	Definition: the base address and size of the TLMM register space.
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci- interrupts:
178c2ecf20Sopenharmony_ci	Usage: required
188c2ecf20Sopenharmony_ci	Value type: <prop-encoded-array>
198c2ecf20Sopenharmony_ci	Definition: should specify the TLMM summary IRQ.
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci- interrupt-controller:
228c2ecf20Sopenharmony_ci	Usage: required
238c2ecf20Sopenharmony_ci	Value type: <none>
248c2ecf20Sopenharmony_ci	Definition: identifies this node as an interrupt controller
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci- #interrupt-cells:
278c2ecf20Sopenharmony_ci	Usage: required
288c2ecf20Sopenharmony_ci	Value type: <u32>
298c2ecf20Sopenharmony_ci	Definition: must be 2. Specifying the pin number and flags, as defined
308c2ecf20Sopenharmony_ci		    in <dt-bindings/interrupt-controller/irq.h>
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci- gpio-controller:
338c2ecf20Sopenharmony_ci	Usage: required
348c2ecf20Sopenharmony_ci	Value type: <none>
358c2ecf20Sopenharmony_ci	Definition: identifies this node as a gpio controller
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci- #gpio-cells:
388c2ecf20Sopenharmony_ci	Usage: required
398c2ecf20Sopenharmony_ci	Value type: <u32>
408c2ecf20Sopenharmony_ci	Definition: must be 2. Specifying the pin number and flags, as defined
418c2ecf20Sopenharmony_ci		    in <dt-bindings/gpio/gpio.h>
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci- gpio-ranges:
448c2ecf20Sopenharmony_ci	Usage: required
458c2ecf20Sopenharmony_ci	Definition:  see ../gpio/gpio.txt
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci- gpio-reserved-ranges:
488c2ecf20Sopenharmony_ci	Usage: optional
498c2ecf20Sopenharmony_ci	Definition: see ../gpio/gpio.txt
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ciPlease refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for
528c2ecf20Sopenharmony_cia general description of GPIO and interrupt bindings.
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ciPlease refer to pinctrl-bindings.txt in this directory for details of the
558c2ecf20Sopenharmony_cicommon pinctrl bindings used by client devices, including the meaning of the
568c2ecf20Sopenharmony_ciphrase "pin configuration node".
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ciThe pin configuration nodes act as a container for an arbitrary number of
598c2ecf20Sopenharmony_cisubnodes. Each of these subnodes represents some desired configuration for a
608c2ecf20Sopenharmony_cipin, a group, or a list of pins or groups. This configuration can include the
618c2ecf20Sopenharmony_cimux function to select on those pin(s)/group(s), and various pin configuration
628c2ecf20Sopenharmony_ciparameters, such as pull-up, drive strength, etc.
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ciPIN CONFIGURATION NODES:
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ciThe name of each subnode is not important; all subnodes should be enumerated
688c2ecf20Sopenharmony_ciand processed purely based on their content.
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ciEach subnode only affects those parameters that are explicitly listed. In
718c2ecf20Sopenharmony_ciother words, a subnode that lists a mux function but no pin configuration
728c2ecf20Sopenharmony_ciparameters implies no information about any pin configuration parameters.
738c2ecf20Sopenharmony_ciSimilarly, a pin subnode that describes a pullup parameter implies no
748c2ecf20Sopenharmony_ciinformation about e.g. the mux function.
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ciThe following generic properties as defined in pinctrl-bindings.txt are valid
788c2ecf20Sopenharmony_cito specify in a pin configuration subnode:
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci- pins:
818c2ecf20Sopenharmony_ci	Usage: required
828c2ecf20Sopenharmony_ci	Value type: <string-array>
838c2ecf20Sopenharmony_ci	Definition: List of gpio pins affected by the properties specified in
848c2ecf20Sopenharmony_ci		    this subnode.  Valid pins are:
858c2ecf20Sopenharmony_ci		    gpio0-gpio69
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci- function:
888c2ecf20Sopenharmony_ci	Usage: required
898c2ecf20Sopenharmony_ci	Value type: <string>
908c2ecf20Sopenharmony_ci	Definition: Specify the alternative function to be configured for the
918c2ecf20Sopenharmony_ci		    specified pins. Functions are only valid for gpio pins.
928c2ecf20Sopenharmony_ci		    Valid values are:
938c2ecf20Sopenharmony_ci		    atest_char, atest_char0, atest_char1, atest_char2,
948c2ecf20Sopenharmony_ci		    atest_char3, audio_rxbclk, audio_rxd, audio_rxfsync,
958c2ecf20Sopenharmony_ci		    audio_rxmclk, audio_txbclk, audio_txd, audio_txfsync,
968c2ecf20Sopenharmony_ci		    audio_txmclk, blsp0_i2c, blsp0_spi, blsp0_uart, blsp1_i2c,
978c2ecf20Sopenharmony_ci		    blsp1_spi, blsp1_uart, blsp2_i2c, blsp2_spi, blsp2_uart,
988c2ecf20Sopenharmony_ci		    blsp3_i2c, blsp3_spi, blsp3_spi0, blsp3_spi1, blsp3_spi2,
998c2ecf20Sopenharmony_ci		    blsp3_spi3, blsp3_uart, blsp4_i2c0, blsp4_i2c1, blsp4_spi0,
1008c2ecf20Sopenharmony_ci		    blsp4_spi1, blsp4_uart0, blsp4_uart1, blsp5_i2c, blsp5_spi,
1018c2ecf20Sopenharmony_ci		    blsp5_uart, burn0, burn1, cri_trng, cri_trng0, cri_trng1,
1028c2ecf20Sopenharmony_ci		    cxc0, cxc1, dbg_out, gcc_plltest, gcc_tlmm, gpio, ldo_en,
1038c2ecf20Sopenharmony_ci		    ldo_update, led0, led1, led2, mac0_sa0, mac0_sa1, mac1_sa0,
1048c2ecf20Sopenharmony_ci		    mac1_sa1, mac1_sa2, mac1_sa3, mac2_sa0, mac2_sa1, mdc,
1058c2ecf20Sopenharmony_ci		    mdio, pcie0_clk, pcie0_rst, pcie0_wake, pcie1_clk,
1068c2ecf20Sopenharmony_ci		    pcie1_rst, pcie1_wake, pcm_drx, pcm_dtx, pcm_fsync,
1078c2ecf20Sopenharmony_ci		    pcm_pclk, pcm_zsi0, pcm_zsi1, prng_rosc, pta1_0, pta1_1,
1088c2ecf20Sopenharmony_ci		    pta1_2, pta2_0, pta2_1, pta2_2, pwm0, pwm1, pwm2, pwm3,
1098c2ecf20Sopenharmony_ci		    qdss_cti_trig_in_a0, qdss_cti_trig_in_a1,
1108c2ecf20Sopenharmony_ci		    qdss_cti_trig_in_b0, qdss_cti_trig_in_b1,
1118c2ecf20Sopenharmony_ci		    qdss_cti_trig_out_a0, qdss_cti_trig_out_a1,
1128c2ecf20Sopenharmony_ci		    qdss_cti_trig_out_b0, qdss_cti_trig_out_b1,
1138c2ecf20Sopenharmony_ci		    qdss_traceclk_a, qdss_traceclk_b, qdss_tracectl_a,
1148c2ecf20Sopenharmony_ci		    qdss_tracectl_b, qdss_tracedata_a, qdss_tracedata_b,
1158c2ecf20Sopenharmony_ci		    qpic, rx0, rx1, rx2, sd_card, sd_write, tsens_max, wci2a,
1168c2ecf20Sopenharmony_ci		    wci2b, wci2c, wci2d
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci- bias-disable:
1198c2ecf20Sopenharmony_ci	Usage: optional
1208c2ecf20Sopenharmony_ci	Value type: <none>
1218c2ecf20Sopenharmony_ci	Definition: The specified pins should be configured as no pull.
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci- bias-pull-down:
1248c2ecf20Sopenharmony_ci	Usage: optional
1258c2ecf20Sopenharmony_ci	Value type: <none>
1268c2ecf20Sopenharmony_ci	Definition: The specified pins should be configured as pull down.
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci- bias-pull-up:
1298c2ecf20Sopenharmony_ci	Usage: optional
1308c2ecf20Sopenharmony_ci	Value type: <none>
1318c2ecf20Sopenharmony_ci	Definition: The specified pins should be configured as pull up.
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci- output-high:
1348c2ecf20Sopenharmony_ci	Usage: optional
1358c2ecf20Sopenharmony_ci	Value type: <none>
1368c2ecf20Sopenharmony_ci	Definition: The specified pins are configured in output mode, driven
1378c2ecf20Sopenharmony_ci		    high.
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci- output-low:
1408c2ecf20Sopenharmony_ci	Usage: optional
1418c2ecf20Sopenharmony_ci	Value type: <none>
1428c2ecf20Sopenharmony_ci	Definition: The specified pins are configured in output mode, driven
1438c2ecf20Sopenharmony_ci		    low.
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_ci- drive-strength:
1468c2ecf20Sopenharmony_ci	Usage: optional
1478c2ecf20Sopenharmony_ci	Value type: <u32>
1488c2ecf20Sopenharmony_ci	Definition: Selects the drive strength for the specified pins, in mA.
1498c2ecf20Sopenharmony_ci		    Valid values are: 2, 4, 6, 8, 10, 12, 14 and 16
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ciExample:
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci	tlmm: pinctrl@1000000 {
1548c2ecf20Sopenharmony_ci		compatible = "qcom,ipq8074-pinctrl";
1558c2ecf20Sopenharmony_ci		reg = <0x1000000 0x300000>;
1568c2ecf20Sopenharmony_ci		interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
1578c2ecf20Sopenharmony_ci		gpio-controller;
1588c2ecf20Sopenharmony_ci		#gpio-cells = <2>;
1598c2ecf20Sopenharmony_ci		gpio-ranges = <&tlmm 0 0 70>;
1608c2ecf20Sopenharmony_ci		interrupt-controller;
1618c2ecf20Sopenharmony_ci		#interrupt-cells = <2>;
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_ci		uart2: uart2-default {
1648c2ecf20Sopenharmony_ci			mux {
1658c2ecf20Sopenharmony_ci				pins = "gpio23", "gpio24";
1668c2ecf20Sopenharmony_ci				function = "blsp4_uart1";
1678c2ecf20Sopenharmony_ci			};
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_ci			rx {
1708c2ecf20Sopenharmony_ci				pins = "gpio23";
1718c2ecf20Sopenharmony_ci				drive-strength = <4>;
1728c2ecf20Sopenharmony_ci				bias-disable;
1738c2ecf20Sopenharmony_ci			};
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci			tx {
1768c2ecf20Sopenharmony_ci				pins = "gpio24";
1778c2ecf20Sopenharmony_ci				drive-strength = <2>;
1788c2ecf20Sopenharmony_ci				bias-pull-up;
1798c2ecf20Sopenharmony_ci			};
1808c2ecf20Sopenharmony_ci		};
1818c2ecf20Sopenharmony_ci	};
182