18c2ecf20Sopenharmony_ciNVIDIA Tegra124 pinmux controller 28c2ecf20Sopenharmony_ci 38c2ecf20Sopenharmony_ciThe Tegra124 pinctrl binding is very similar to the Tegra20 and Tegra30 48c2ecf20Sopenharmony_cipinctrl binding, as described in nvidia,tegra20-pinmux.txt and 58c2ecf20Sopenharmony_cinvidia,tegra30-pinmux.txt. In fact, this document assumes that binding as 68c2ecf20Sopenharmony_cia baseline, and only documents the differences between the two bindings. 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ciRequired properties: 98c2ecf20Sopenharmony_ci- compatible: For Tegra124, must contain "nvidia,tegra124-pinmux". For 108c2ecf20Sopenharmony_ci Tegra132, must contain '"nvidia,tegra132-pinmux", "nvidia-tegra124-pinmux"'. 118c2ecf20Sopenharmony_ci- reg: Should contain a list of base address and size pairs for: 128c2ecf20Sopenharmony_ci -- first entry - the drive strength and pad control registers. 138c2ecf20Sopenharmony_ci -- second entry - the pinmux registers 148c2ecf20Sopenharmony_ci -- third entry - the MIPI_PAD_CTRL register 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ciTegra124 adds the following optional properties for pin configuration subnodes. 178c2ecf20Sopenharmony_ciThe macros for options are defined in the 188c2ecf20Sopenharmony_ci include/dt-binding/pinctrl/pinctrl-tegra.h. 198c2ecf20Sopenharmony_ci- nvidia,enable-input: Integer. Enable the pin's input path. 208c2ecf20Sopenharmony_ci enable :TEGRA_PIN_ENABLE and 218c2ecf20Sopenharmony_ci disable or output only: TEGRA_PIN_DISABLE. 228c2ecf20Sopenharmony_ci- nvidia,open-drain: Integer. 238c2ecf20Sopenharmony_ci enable: TEGRA_PIN_ENABLE. 248c2ecf20Sopenharmony_ci disable: TEGRA_PIN_DISABLE. 258c2ecf20Sopenharmony_ci- nvidia,lock: Integer. Lock the pin configuration against further changes 268c2ecf20Sopenharmony_ci until reset. 278c2ecf20Sopenharmony_ci enable: TEGRA_PIN_ENABLE. 288c2ecf20Sopenharmony_ci disable: TEGRA_PIN_DISABLE. 298c2ecf20Sopenharmony_ci- nvidia,io-reset: Integer. Reset the IO path. 308c2ecf20Sopenharmony_ci enable: TEGRA_PIN_ENABLE. 318c2ecf20Sopenharmony_ci disable: TEGRA_PIN_DISABLE. 328c2ecf20Sopenharmony_ci- nvidia,rcv-sel: Integer. Select VIL/VIH receivers. 338c2ecf20Sopenharmony_ci normal: TEGRA_PIN_DISABLE 348c2ecf20Sopenharmony_ci high: TEGRA_PIN_ENABLE 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ciPlease refer the Tegra TRM for complete details regarding which groups 378c2ecf20Sopenharmony_cisupport which functionality. 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ciValid values for pin and group names are: 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci per-pin mux groups: 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci These all support nvidia,function, nvidia,tristate, nvidia,pull, 448c2ecf20Sopenharmony_ci nvidia,enable-input. Some support nvidia,lock nvidia,open-drain, 458c2ecf20Sopenharmony_ci nvidia,io-reset and nvidia,rcv-sel. 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci ulpi_data0_po1, ulpi_data1_po2, ulpi_data2_po3, ulpi_data3_po4, 488c2ecf20Sopenharmony_ci ulpi_data4_po5, ulpi_data5_po6, ulpi_data6_po7, ulpi_data7_po0, 498c2ecf20Sopenharmony_ci ulpi_clk_py0, ulpi_dir_py1, ulpi_nxt_py2, ulpi_stp_py3, dap3_fs_pp0, 508c2ecf20Sopenharmony_ci dap3_din_pp1, dap3_dout_pp2, dap3_sclk_pp3, pv0, pv1, sdmmc1_clk_pz0, 518c2ecf20Sopenharmony_ci sdmmc1_cmd_pz1, sdmmc1_dat3_py4, sdmmc1_dat2_py5, sdmmc1_dat1_py6, 528c2ecf20Sopenharmony_ci sdmmc1_dat0_py7, clk2_out_pw5, clk2_req_pcc5, hdmi_int_pn7, ddc_scl_pv4, 538c2ecf20Sopenharmony_ci ddc_sda_pv5, uart2_rxd_pc3, uart2_txd_pc2, uart2_rts_n_pj6, 548c2ecf20Sopenharmony_ci uart2_cts_n_pj5, uart3_txd_pw6, uart3_rxd_pw7, uart3_cts_n_pa1, 558c2ecf20Sopenharmony_ci uart3_rts_n_pc0, pu0, pu1, pu2, pu3, pu4, pu5, pu6, gen1_i2c_scl_pc4, 568c2ecf20Sopenharmony_ci gen1_i2c_sda_pc5, dap4_fs_pp4, dap4_din_pp5, dap4_dout_pp6, 578c2ecf20Sopenharmony_ci dap4_sclk_pp7, clk3_out_pee0, clk3_req_pee1, pc7, pi5, pi7, pk0, pk1, 588c2ecf20Sopenharmony_ci pj0, pj2, pk3, pk4, pk2, pi3, pi6, pg0, pg1, pg2, pg3, pg4, pg5, pg6, 598c2ecf20Sopenharmony_ci pg7, ph0, ph1, ph2, ph3, ph4, ph5, ph6, ph7, pj7, pb0, pb1, pk7, pi0, 608c2ecf20Sopenharmony_ci pi1, pi2, pi4, gen2_i2c_scl_pt5, gen2_i2c_sda_pt6, sdmmc4_clk_pcc4, 618c2ecf20Sopenharmony_ci sdmmc4_cmd_pt7, sdmmc4_dat0_paa0, sdmmc4_dat1_paa1, sdmmc4_dat2_paa2, 628c2ecf20Sopenharmony_ci sdmmc4_dat3_paa3, sdmmc4_dat4_paa4, sdmmc4_dat5_paa5, sdmmc4_dat6_paa6, 638c2ecf20Sopenharmony_ci sdmmc4_dat7_paa7, cam_mclk_pcc0, pcc1, pbb0, cam_i2c_scl_pbb1, 648c2ecf20Sopenharmony_ci cam_i2c_sda_pbb2, pbb3, pbb4, pbb5, pbb6, pbb7, pcc2, jtag_rtck, 658c2ecf20Sopenharmony_ci pwr_i2c_scl_pz6, pwr_i2c_sda_pz7, kb_row0_pr0, kb_row1_pr1, kb_row2_pr2, 668c2ecf20Sopenharmony_ci kb_row3_pr3, kb_row4_pr4, kb_row5_pr5, kb_row6_pr6, kb_row7_pr7, 678c2ecf20Sopenharmony_ci kb_row8_ps0, kb_row9_ps1, kb_row10_ps2, kb_row11_ps3, kb_row12_ps4, 688c2ecf20Sopenharmony_ci kb_row13_ps5, kb_row14_ps6, kb_row15_ps7, kb_col0_pq0, kb_col1_pq1, 698c2ecf20Sopenharmony_ci kb_col2_pq2, kb_col3_pq3, kb_col4_pq4, kb_col5_pq5, kb_col6_pq6, 708c2ecf20Sopenharmony_ci kb_col7_pq7, clk_32k_out_pa0, core_pwr_req, cpu_pwr_req, pwr_int_n, 718c2ecf20Sopenharmony_ci clk_32k_in, owr, dap1_fs_pn0, dap1_din_pn1, dap1_dout_pn2, 728c2ecf20Sopenharmony_ci dap1_sclk_pn3, dap_mclk1_req_pee2, dap_mclk1_pw4, spdif_in_pk6, 738c2ecf20Sopenharmony_ci spdif_out_pk5, dap2_fs_pa2, dap2_din_pa4, dap2_dout_pa5, dap2_sclk_pa3, 748c2ecf20Sopenharmony_ci dvfs_pwm_px0, gpio_x1_aud_px1, gpio_x3_aud_px3, dvfs_clk_px2, 758c2ecf20Sopenharmony_ci gpio_x4_aud_px4, gpio_x5_aud_px5, gpio_x6_aud_px6, gpio_x7_aud_px7, 768c2ecf20Sopenharmony_ci sdmmc3_clk_pa6, sdmmc3_cmd_pa7, sdmmc3_dat0_pb7, sdmmc3_dat1_pb6, 778c2ecf20Sopenharmony_ci sdmmc3_dat2_pb5, sdmmc3_dat3_pb4, pex_l0_rst_n_pdd1, 788c2ecf20Sopenharmony_ci pex_l0_clkreq_n_pdd2, pex_wake_n_pdd3, pex_l1_rst_n_pdd5, 798c2ecf20Sopenharmony_ci pex_l1_clkreq_n_pdd6, hdmi_cec_pee3, sdmmc1_wp_n_pv3, 808c2ecf20Sopenharmony_ci sdmmc3_cd_n_pv2, gpio_w2_aud_pw2, gpio_w3_aud_pw3, usb_vbus_en0_pn4, 818c2ecf20Sopenharmony_ci usb_vbus_en1_pn5, sdmmc3_clk_lb_out_pee4, sdmmc3_clk_lb_in_pee5, 828c2ecf20Sopenharmony_ci gmi_clk_lb, reset_out_n, kb_row16_pt0, kb_row17_pt1, usb_vbus_en2_pff1, 838c2ecf20Sopenharmony_ci pff2, dp_hpd_pff0, 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci drive groups: 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_ci These all support nvidia,pull-down-strength, nvidia,pull-up-strength, 888c2ecf20Sopenharmony_ci nvidia,slew-rate-rising, nvidia,slew-rate-falling. Most but not all 898c2ecf20Sopenharmony_ci support nvidia,high-speed-mode, nvidia,schmitt, nvidia,low-power-mode 908c2ecf20Sopenharmony_ci and nvidia,drive-type. 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci ao1, ao2, at1, at2, at3, at4, at5, cdev1, cdev2, dap1, dap2, dap3, dap4, 938c2ecf20Sopenharmony_ci dbg, sdio3, spi, uaa, uab, uart2, uart3, sdio1, ddc, gma, gme, gmf, gmg, 948c2ecf20Sopenharmony_ci gmh, owr, uda, gpv, dev3, cec, usb_vbus_en, ao3, ao0, hv0, sdio4, ao4. 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci MIPI pad control groups: 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci These support only the nvidia,function property. 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci dsi_b 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ciValid values for nvidia,functions are: 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci blink, cec, cldvfs, clk12, cpu, dap, dap1, dap2, dev3, displaya, 1058c2ecf20Sopenharmony_ci displaya_alt, displayb, dtv, extperiph1, extperiph2, extperiph3, 1068c2ecf20Sopenharmony_ci gmi, gmi_alt, hda, hsi, i2c1, i2c2, i2c3, i2c4, i2cpwr, i2s0, 1078c2ecf20Sopenharmony_ci i2s1, i2s2, i2s3, i2s4, irda, kbc, owr, pmi, pwm0, pwm1, pwm2, pwm3, 1088c2ecf20Sopenharmony_ci pwron, reset_out_n, rsvd1, rsvd2, rsvd3, rsvd4, sdmmc1, sdmmc2, sdmmc3, 1098c2ecf20Sopenharmony_ci sdmmc4, soc, spdif, spi1, spi2, spi3, spi4, spi5, spi6, trace, uarta, 1108c2ecf20Sopenharmony_ci uartb, uartc, uartd, ulpi, usb, vgp1, vgp2, vgp3, vgp4, vgp5, vgp6, 1118c2ecf20Sopenharmony_ci vi, vi_alt1, vi_alt3, vimclk2, vimclk2_alt, sata, ccla, pe0, pe, pe1, 1128c2ecf20Sopenharmony_ci dp, rtck, sys, clk tmds, csi, dsi_b 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ciExample: 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci pinmux: pinmux { 1178c2ecf20Sopenharmony_ci compatible = "nvidia,tegra124-pinmux"; 1188c2ecf20Sopenharmony_ci reg = <0x0 0x70000868 0x0 0x164>, /* Pad control registers */ 1198c2ecf20Sopenharmony_ci <0x0 0x70003000 0x0 0x434>, /* Mux registers */ 1208c2ecf20Sopenharmony_ci <0x0 0x70000820 0x0 0x8>; /* MIPI pad control */ 1218c2ecf20Sopenharmony_ci }; 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ciExample pinmux entries: 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci pinctrl { 1268c2ecf20Sopenharmony_ci sdmmc4_default: pinmux { 1278c2ecf20Sopenharmony_ci sdmmc4_clk_pcc4 { 1288c2ecf20Sopenharmony_ci nvidia,pins = "sdmmc4_clk_pcc4", 1298c2ecf20Sopenharmony_ci nvidia,function = "sdmmc4"; 1308c2ecf20Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_NONE>; 1318c2ecf20Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 1328c2ecf20Sopenharmony_ci }; 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci sdmmc4_dat0_paa0 { 1358c2ecf20Sopenharmony_ci nvidia,pins = "sdmmc4_dat0_paa0", 1368c2ecf20Sopenharmony_ci "sdmmc4_dat1_paa1", 1378c2ecf20Sopenharmony_ci "sdmmc4_dat2_paa2", 1388c2ecf20Sopenharmony_ci "sdmmc4_dat3_paa3", 1398c2ecf20Sopenharmony_ci "sdmmc4_dat4_paa4", 1408c2ecf20Sopenharmony_ci "sdmmc4_dat5_paa5", 1418c2ecf20Sopenharmony_ci "sdmmc4_dat6_paa6", 1428c2ecf20Sopenharmony_ci "sdmmc4_dat7_paa7"; 1438c2ecf20Sopenharmony_ci nvidia,function = "sdmmc4"; 1448c2ecf20Sopenharmony_ci nvidia,pull = <TEGRA_PIN_PULL_UP>; 1458c2ecf20Sopenharmony_ci nvidia,tristate = <TEGRA_PIN_DISABLE>; 1468c2ecf20Sopenharmony_ci }; 1478c2ecf20Sopenharmony_ci }; 1488c2ecf20Sopenharmony_ci }; 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci sdhci@78000400 { 1518c2ecf20Sopenharmony_ci pinctrl-names = "default"; 1528c2ecf20Sopenharmony_ci pinctrl-0 = <&sdmmc4_default>; 1538c2ecf20Sopenharmony_ci }; 154