18c2ecf20Sopenharmony_ciActions Semi S900 Pin Controller 28c2ecf20Sopenharmony_ci 38c2ecf20Sopenharmony_ciThis binding describes the pin controller found in the S900 SoC. 48c2ecf20Sopenharmony_ci 58c2ecf20Sopenharmony_ciRequired Properties: 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci- compatible: Should be "actions,s900-pinctrl" 88c2ecf20Sopenharmony_ci- reg: Should contain the register base address and size of 98c2ecf20Sopenharmony_ci the pin controller. 108c2ecf20Sopenharmony_ci- clocks: phandle of the clock feeding the pin controller 118c2ecf20Sopenharmony_ci- gpio-controller: Marks the device node as a GPIO controller. 128c2ecf20Sopenharmony_ci- gpio-ranges: Specifies the mapping between gpio controller and 138c2ecf20Sopenharmony_ci pin-controller pins. 148c2ecf20Sopenharmony_ci- #gpio-cells: Should be two. The first cell is the gpio pin number 158c2ecf20Sopenharmony_ci and the second cell is used for optional parameters. 168c2ecf20Sopenharmony_ci- interrupt-controller: Marks the device node as an interrupt controller. 178c2ecf20Sopenharmony_ci- #interrupt-cells: Specifies the number of cells needed to encode an 188c2ecf20Sopenharmony_ci interrupt. Shall be set to 2. The first cell 198c2ecf20Sopenharmony_ci defines the interrupt number, the second encodes 208c2ecf20Sopenharmony_ci the trigger flags described in 218c2ecf20Sopenharmony_ci bindings/interrupt-controller/interrupts.txt 228c2ecf20Sopenharmony_ci- interrupts: The interrupt outputs from the controller. There is one GPIO 238c2ecf20Sopenharmony_ci interrupt per GPIO bank. The number of interrupts listed depends 248c2ecf20Sopenharmony_ci on the number of GPIO banks on the SoC. The interrupts must be 258c2ecf20Sopenharmony_ci ordered by bank, starting with bank 0. 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ciPlease refer to pinctrl-bindings.txt in this directory for details of the 288c2ecf20Sopenharmony_cicommon pinctrl bindings used by client devices, including the meaning of the 298c2ecf20Sopenharmony_ciphrase "pin configuration node". 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ciThe pin configuration nodes act as a container for an arbitrary number of 328c2ecf20Sopenharmony_cisubnodes. Each of these subnodes represents some desired configuration for a 338c2ecf20Sopenharmony_cipin, a group, or a list of pins or groups. This configuration can include the 348c2ecf20Sopenharmony_cimux function to select on those group(s), and various pin configuration 358c2ecf20Sopenharmony_ciparameters, such as pull-up, drive strength, etc. 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ciPIN CONFIGURATION NODES: 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ciThe name of each subnode is not important; all subnodes should be enumerated 408c2ecf20Sopenharmony_ciand processed purely based on their content. 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ciEach subnode only affects those parameters that are explicitly listed. In 438c2ecf20Sopenharmony_ciother words, a subnode that lists a mux function but no pin configuration 448c2ecf20Sopenharmony_ciparameters implies no information about any pin configuration parameters. 458c2ecf20Sopenharmony_ciSimilarly, a pin subnode that describes a pullup parameter implies no 468c2ecf20Sopenharmony_ciinformation about e.g. the mux function. 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ciPinmux functions are available only for the pin groups while pinconf 498c2ecf20Sopenharmony_ciparameters are available for both pin groups and individual pins. 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ciThe following generic properties as defined in pinctrl-bindings.txt are valid 528c2ecf20Sopenharmony_cito specify in a pin configuration subnode: 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_ciRequired Properties: 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci- pins: An array of strings, each string containing the name of a pin. 578c2ecf20Sopenharmony_ci These pins are used for selecting the pull control and schmitt 588c2ecf20Sopenharmony_ci trigger parameters. The following are the list of pins 598c2ecf20Sopenharmony_ci available: 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci eth_txd0, eth_txd1, eth_txen, eth_rxer, eth_crs_dv, 628c2ecf20Sopenharmony_ci eth_rxd1, eth_rxd0, eth_ref_clk, eth_mdc, eth_mdio, 638c2ecf20Sopenharmony_ci sirq0, sirq1, sirq2, i2s_d0, i2s_bclk0, i2s_lrclk0, 648c2ecf20Sopenharmony_ci i2s_mclk0, i2s_d1, i2s_bclk1, i2s_lrclk1, i2s_mclk1, 658c2ecf20Sopenharmony_ci pcm1_in, pcm1_clk, pcm1_sync, pcm1_out, eram_a5, 668c2ecf20Sopenharmony_ci eram_a6, eram_a7, eram_a8, eram_a9, eram_a10, eram_a11, 678c2ecf20Sopenharmony_ci lvds_oep, lvds_oen, lvds_odp, lvds_odn, lvds_ocp, 688c2ecf20Sopenharmony_ci lvds_ocn, lvds_obp, lvds_obn, lvds_oap, lvds_oan, 698c2ecf20Sopenharmony_ci lvds_eep, lvds_een, lvds_edp, lvds_edn, lvds_ecp, 708c2ecf20Sopenharmony_ci lvds_ecn, lvds_ebp, lvds_ebn, lvds_eap, lvds_ean, 718c2ecf20Sopenharmony_ci sd0_d0, sd0_d1, sd0_d2, sd0_d3, sd1_d0, sd1_d1, 728c2ecf20Sopenharmony_ci sd1_d2, sd1_d3, sd0_cmd, sd0_clk, sd1_cmd, sd1_clk, 738c2ecf20Sopenharmony_ci spi0_sclk, spi0_ss, spi0_miso, spi0_mosi, uart0_rx, 748c2ecf20Sopenharmony_ci uart0_tx, uart2_rx, uart2_tx, uart2_rtsb, uart2_ctsb, 758c2ecf20Sopenharmony_ci uart3_rx, uart3_tx, uart3_rtsb, uart3_ctsb, uart4_rx, 768c2ecf20Sopenharmony_ci uart4_tx, i2c0_sclk, i2c0_sdata, i2c1_sclk, i2c1_sdata, 778c2ecf20Sopenharmony_ci i2c2_sclk, i2c2_sdata, csi0_dn0, csi0_dp0, csi0_dn1, 788c2ecf20Sopenharmony_ci csi0_dp1, csi0_cn, csi0_cp, csi0_dn2, csi0_dp2, csi0_dn3, 798c2ecf20Sopenharmony_ci csi0_dp3, dsi_dp3, dsi_dn3, dsi_dp1, dsi_dn1, dsi_cp, 808c2ecf20Sopenharmony_ci dsi_cn, dsi_dp0, dsi_dn0, dsi_dp2, dsi_dn2, sensor0_pclk, 818c2ecf20Sopenharmony_ci csi1_dn0,csi1_dp0,csi1_dn1, csi1_dp1, csi1_cn, csi1_cp, 828c2ecf20Sopenharmony_ci sensor0_ckout, nand0_d0, nand0_d1, nand0_d2, nand0_d3, 838c2ecf20Sopenharmony_ci nand0_d4, nand0_d5, nand0_d6, nand0_d7, nand0_dqs, 848c2ecf20Sopenharmony_ci nand0_dqsn, nand0_ale, nand0_cle, nand0_ceb0, nand0_ceb1, 858c2ecf20Sopenharmony_ci nand0_ceb2, nand0_ceb3, nand1_d0, nand1_d1, nand1_d2, 868c2ecf20Sopenharmony_ci nand1_d3, nand1_d4, nand1_d5, nand1_d6, nand1_d7, nand1_dqs, 878c2ecf20Sopenharmony_ci nand1_dqsn, nand1_ale, nand1_cle, nand1_ceb0, nand1_ceb1, 888c2ecf20Sopenharmony_ci nand1_ceb2, nand1_ceb3, sgpio0, sgpio1, sgpio2, sgpio3 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci- groups: An array of strings, each string containing the name of a pin 918c2ecf20Sopenharmony_ci group. These pin groups are used for selecting the pinmux 928c2ecf20Sopenharmony_ci functions. 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci lvds_oxx_uart4_mfp, rmii_mdc_mfp, rmii_mdio_mfp, sirq0_mfp, 958c2ecf20Sopenharmony_ci sirq1_mfp, rmii_txd0_mfp, rmii_txd1_mfp, rmii_txen_mfp, 968c2ecf20Sopenharmony_ci rmii_rxer_mfp, rmii_crs_dv_mfp, rmii_rxd1_mfp, rmii_rxd0_mfp, 978c2ecf20Sopenharmony_ci rmii_ref_clk_mfp, i2s_d0_mfp, i2s_d1_mfp, i2s_lr_m_clk0_mfp, 988c2ecf20Sopenharmony_ci i2s_bclk0_mfp, i2s_bclk1_mclk1_mfp, pcm1_in_out_mfp, 998c2ecf20Sopenharmony_ci pcm1_clk_mfp, pcm1_sync_mfp, eram_a5_mfp, eram_a6_mfp, 1008c2ecf20Sopenharmony_ci eram_a7_mfp, eram_a8_mfp, eram_a9_mfp, eram_a10_mfp, 1018c2ecf20Sopenharmony_ci eram_a11_mfp, lvds_oep_odn_mfp, lvds_ocp_obn_mfp, 1028c2ecf20Sopenharmony_ci lvds_oap_oan_mfp, lvds_e_mfp, spi0_sclk_mosi_mfp, spi0_ss_mfp, 1038c2ecf20Sopenharmony_ci spi0_miso_mfp, uart2_rtsb_mfp, uart2_ctsb_mfp, uart3_rtsb_mfp, 1048c2ecf20Sopenharmony_ci uart3_ctsb_mfp, sd0_d0_mfp, sd0_d1_mfp, sd0_d2_d3_mfp, 1058c2ecf20Sopenharmony_ci sd1_d0_d3_mfp, sd0_cmd_mfp, sd0_clk_mfp, sd1_cmd_clk_mfp, 1068c2ecf20Sopenharmony_ci uart0_rx_mfp, nand0_d0_ceb3_mfp, uart0_tx_mfp, i2c0_mfp, 1078c2ecf20Sopenharmony_ci csi0_cn_cp_mfp, csi0_dn0_dp3_mfp, csi1_dn0_cp_mfp, 1088c2ecf20Sopenharmony_ci dsi_dp3_dn1_mfp, dsi_cp_dn0_mfp, dsi_dp2_dn2_mfp, 1098c2ecf20Sopenharmony_ci nand1_d0_ceb1_mfp, nand1_ceb3_mfp, nand1_ceb0_mfp, 1108c2ecf20Sopenharmony_ci csi1_dn0_dp0_mfp, uart4_rx_tx_mfp 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci These pin groups are used for selecting the drive strength 1148c2ecf20Sopenharmony_ci parameters. 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci sgpio3_drv, sgpio2_drv, sgpio1_drv, sgpio0_drv, 1178c2ecf20Sopenharmony_ci rmii_tx_d0_d1_drv, rmii_txen_rxer_drv, rmii_crs_dv_drv, 1188c2ecf20Sopenharmony_ci rmii_rx_d1_d0_drv, rmii_ref_clk_drv, rmii_mdc_mdio_drv, 1198c2ecf20Sopenharmony_ci sirq_0_1_drv, sirq2_drv, i2s_d0_d1_drv, i2s_lr_m_clk0_drv, 1208c2ecf20Sopenharmony_ci i2s_blk1_mclk1_drv, pcm1_in_out_drv, lvds_oap_oan_drv, 1218c2ecf20Sopenharmony_ci lvds_oep_odn_drv, lvds_ocp_obn_drv, lvds_e_drv, sd0_d3_d0_drv, 1228c2ecf20Sopenharmony_ci sd1_d3_d0_drv, sd0_sd1_cmd_clk_drv, spi0_sclk_mosi_drv, 1238c2ecf20Sopenharmony_ci spi0_ss_miso_drv, uart0_rx_tx_drv, uart4_rx_tx_drv, uart2_drv, 1248c2ecf20Sopenharmony_ci uart3_drv, i2c0_drv, i2c1_drv, i2c2_drv, sensor0_drv 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci These pin groups are used for selecting the slew rate 1278c2ecf20Sopenharmony_ci parameters. 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci sgpio3_sr, sgpio2_sr, sgpio1_sr, sgpio0_sr, rmii_tx_d0_d1_sr, 1308c2ecf20Sopenharmony_ci rmii_txen_rxer_sr, rmii_crs_dv_sr, rmii_rx_d1_d0_sr, 1318c2ecf20Sopenharmony_ci rmii_ref_clk_sr, rmii_mdc_mdio_sr, sirq_0_1_sr, sirq2_sr, 1328c2ecf20Sopenharmony_ci i2s_do_d1_sr, i2s_lr_m_clk0_sr, i2s_bclk0_mclk1_sr, 1338c2ecf20Sopenharmony_ci pcm1_in_out_sr, sd1_d3_d0_sr, sd0_sd1_clk_cmd_sr, 1348c2ecf20Sopenharmony_ci spi0_sclk_mosi_sr, spi0_ss_miso_sr, uart0_rx_tx_sr, 1358c2ecf20Sopenharmony_ci uart4_rx_tx_sr, uart2_sr, uart3_sr, i2c0_sr, i2c1_sr, i2c2_sr, 1368c2ecf20Sopenharmony_ci sensor0_sr 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci- function: An array of strings, each string containing the name of the 1398c2ecf20Sopenharmony_ci pinmux functions. These functions can only be selected by 1408c2ecf20Sopenharmony_ci the corresponding pin groups. The following are the list of 1418c2ecf20Sopenharmony_ci pinmux functions available: 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci eram, eth_rmii, eth_smii, spi0, spi1, spi2, spi3, sens0, 1448c2ecf20Sopenharmony_ci uart0, uart1, uart2, uart3, uart4, uart5, uart6, i2s0, i2s1, 1458c2ecf20Sopenharmony_ci pcm0, pcm1, jtag, pwm0, pwm1, pwm2, pwm3, pwm4, pwm5, sd0, 1468c2ecf20Sopenharmony_ci sd1, sd2, sd3, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, lvds, 1478c2ecf20Sopenharmony_ci usb30, usb20, gpu, mipi_csi0, mipi_csi1, mipi_dsi, nand0, 1488c2ecf20Sopenharmony_ci nand1, spdif, sirq0, sirq1, sirq2 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ciOptional Properties: 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci- bias-bus-hold: No arguments. The specified pins should retain the previous 1538c2ecf20Sopenharmony_ci state value. 1548c2ecf20Sopenharmony_ci- bias-high-impedance: No arguments. The specified pins should be configured 1558c2ecf20Sopenharmony_ci as high impedance. 1568c2ecf20Sopenharmony_ci- bias-pull-down: No arguments. The specified pins should be configured as 1578c2ecf20Sopenharmony_ci pull down. 1588c2ecf20Sopenharmony_ci- bias-pull-up: No arguments. The specified pins should be configured as 1598c2ecf20Sopenharmony_ci pull up. 1608c2ecf20Sopenharmony_ci- input-schmitt-enable: No arguments: Enable schmitt trigger for the specified 1618c2ecf20Sopenharmony_ci pins 1628c2ecf20Sopenharmony_ci- input-schmitt-disable: No arguments: Disable schmitt trigger for the specified 1638c2ecf20Sopenharmony_ci pins 1648c2ecf20Sopenharmony_ci- slew-rate: Integer. Sets slew rate for the specified pins. 1658c2ecf20Sopenharmony_ci Valid values are: 1668c2ecf20Sopenharmony_ci <0> - Slow 1678c2ecf20Sopenharmony_ci <1> - Fast 1688c2ecf20Sopenharmony_ci- drive-strength: Integer. Selects the drive strength for the specified 1698c2ecf20Sopenharmony_ci pins in mA. 1708c2ecf20Sopenharmony_ci Valid values are: 1718c2ecf20Sopenharmony_ci <2> 1728c2ecf20Sopenharmony_ci <4> 1738c2ecf20Sopenharmony_ci <8> 1748c2ecf20Sopenharmony_ci <12> 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_ciExample: 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci pinctrl: pinctrl@e01b0000 { 1798c2ecf20Sopenharmony_ci compatible = "actions,s900-pinctrl"; 1808c2ecf20Sopenharmony_ci reg = <0x0 0xe01b0000 0x0 0x1000>; 1818c2ecf20Sopenharmony_ci clocks = <&cmu CLK_GPIO>; 1828c2ecf20Sopenharmony_ci gpio-controller; 1838c2ecf20Sopenharmony_ci gpio-ranges = <&pinctrl 0 0 146>; 1848c2ecf20Sopenharmony_ci #gpio-cells = <2>; 1858c2ecf20Sopenharmony_ci interrupt-controller; 1868c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 1878c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>, 1888c2ecf20Sopenharmony_ci <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>, 1898c2ecf20Sopenharmony_ci <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>, 1908c2ecf20Sopenharmony_ci <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 1918c2ecf20Sopenharmony_ci <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 1928c2ecf20Sopenharmony_ci <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci uart2-default: uart2-default { 1958c2ecf20Sopenharmony_ci pinmux { 1968c2ecf20Sopenharmony_ci groups = "lvds_oep_odn_mfp"; 1978c2ecf20Sopenharmony_ci function = "uart2"; 1988c2ecf20Sopenharmony_ci }; 1998c2ecf20Sopenharmony_ci pinconf { 2008c2ecf20Sopenharmony_ci groups = "lvds_oep_odn_drv"; 2018c2ecf20Sopenharmony_ci drive-strength = <12>; 2028c2ecf20Sopenharmony_ci }; 2038c2ecf20Sopenharmony_ci }; 2048c2ecf20Sopenharmony_ci }; 205