18c2ecf20Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
28c2ecf20Sopenharmony_ci%YAML 1.2
38c2ecf20Sopenharmony_ci---
48c2ecf20Sopenharmony_ci$id: http://devicetree.org/schemas/phy/qcom,ipq806x-usb-phy-ss.yaml#
58c2ecf20Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_cititle: Qualcomm ipq806x usb DWC3 SS PHY CONTROLLER
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_cimaintainers:
108c2ecf20Sopenharmony_ci  - Ansuel Smith <ansuelsmth@gmail.com>
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_cidescription:
138c2ecf20Sopenharmony_ci  DWC3 PHY nodes are defined to describe on-chip Synopsis Physical layer
148c2ecf20Sopenharmony_ci  controllers used in ipq806x. Each DWC3 PHY controller should have its
158c2ecf20Sopenharmony_ci  own node.
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ciproperties:
188c2ecf20Sopenharmony_ci  compatible:
198c2ecf20Sopenharmony_ci    const: qcom,ipq806x-usb-phy-ss
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci  "#phy-cells":
228c2ecf20Sopenharmony_ci    const: 0
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci  reg:
258c2ecf20Sopenharmony_ci    maxItems: 1
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci  clocks:
288c2ecf20Sopenharmony_ci    minItems: 1
298c2ecf20Sopenharmony_ci    maxItems: 2
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci  clock-names:
328c2ecf20Sopenharmony_ci    minItems: 1
338c2ecf20Sopenharmony_ci    maxItems: 2
348c2ecf20Sopenharmony_ci    items:
358c2ecf20Sopenharmony_ci      - const: ref
368c2ecf20Sopenharmony_ci      - const: xo
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci  qcom,rx-eq:
398c2ecf20Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
408c2ecf20Sopenharmony_ci    description: Override value for rx_eq.
418c2ecf20Sopenharmony_ci    default: 4
428c2ecf20Sopenharmony_ci    maximum: 7
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci  qcom,tx-deamp-3_5db:
458c2ecf20Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
468c2ecf20Sopenharmony_ci    description: Override value for transmit preemphasis.
478c2ecf20Sopenharmony_ci    default: 23
488c2ecf20Sopenharmony_ci    maximum: 63
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci  qcom,mpll:
518c2ecf20Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
528c2ecf20Sopenharmony_ci    description: Override value for mpll.
538c2ecf20Sopenharmony_ci    default: 0
548c2ecf20Sopenharmony_ci    maximum: 7
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_cirequired:
578c2ecf20Sopenharmony_ci  - compatible
588c2ecf20Sopenharmony_ci  - "#phy-cells"
598c2ecf20Sopenharmony_ci  - reg
608c2ecf20Sopenharmony_ci  - clocks
618c2ecf20Sopenharmony_ci  - clock-names
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ciadditionalProperties: false
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ciexamples:
668c2ecf20Sopenharmony_ci  - |
678c2ecf20Sopenharmony_ci    #include <dt-bindings/clock/qcom,gcc-ipq806x.h>
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci    ss_phy_0: phy@110f8830 {
708c2ecf20Sopenharmony_ci      compatible = "qcom,ipq806x-usb-phy-ss";
718c2ecf20Sopenharmony_ci      reg = <0x110f8830 0x30>;
728c2ecf20Sopenharmony_ci      clocks = <&gcc USB30_0_MASTER_CLK>;
738c2ecf20Sopenharmony_ci      clock-names = "ref";
748c2ecf20Sopenharmony_ci      #phy-cells = <0>;
758c2ecf20Sopenharmony_ci    };
76