18c2ecf20Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
28c2ecf20Sopenharmony_ci%YAML 1.2
38c2ecf20Sopenharmony_ci---
48c2ecf20Sopenharmony_ci$id: http://devicetree.org/schemas/memory-controllers/nvidia,tegra186-mc.yaml#
58c2ecf20Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_cititle: NVIDIA Tegra186 (and later) SoC Memory Controller
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_cimaintainers:
108c2ecf20Sopenharmony_ci  - Jon Hunter <jonathanh@nvidia.com>
118c2ecf20Sopenharmony_ci  - Thierry Reding <thierry.reding@gmail.com>
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_cidescription: |
148c2ecf20Sopenharmony_ci  The NVIDIA Tegra186 SoC features a 128 bit memory controller that is split
158c2ecf20Sopenharmony_ci  into four 32 bit channels to support LPDDR4 with x16 subpartitions. The MC
168c2ecf20Sopenharmony_ci  handles memory requests for 40-bit virtual addresses from internal clients
178c2ecf20Sopenharmony_ci  and arbitrates among them to allocate memory bandwidth.
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci  Up to 15 GiB of physical memory can be supported. Security features such as
208c2ecf20Sopenharmony_ci  encryption of traffic to and from DRAM via general security apertures are
218c2ecf20Sopenharmony_ci  available for video and other secure applications, as well as DRAM ECC for
228c2ecf20Sopenharmony_ci  automotive safety applications (single bit error correction and double bit
238c2ecf20Sopenharmony_ci  error detection).
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_ciproperties:
268c2ecf20Sopenharmony_ci  $nodename:
278c2ecf20Sopenharmony_ci    pattern: "^memory-controller@[0-9a-f]+$"
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci  compatible:
308c2ecf20Sopenharmony_ci    items:
318c2ecf20Sopenharmony_ci      - enum:
328c2ecf20Sopenharmony_ci          - nvidia,tegra186-mc
338c2ecf20Sopenharmony_ci          - nvidia,tegra194-mc
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci  reg:
368c2ecf20Sopenharmony_ci    maxItems: 1
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci  interrupts:
398c2ecf20Sopenharmony_ci    maxItems: 1
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci  "#address-cells":
428c2ecf20Sopenharmony_ci    const: 2
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci  "#size-cells":
458c2ecf20Sopenharmony_ci    const: 2
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci  ranges: true
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci  dma-ranges: true
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_cipatternProperties:
528c2ecf20Sopenharmony_ci  "^external-memory-controller@[0-9a-f]+$":
538c2ecf20Sopenharmony_ci    description:
548c2ecf20Sopenharmony_ci      The bulk of the work involved in controlling the external memory
558c2ecf20Sopenharmony_ci      controller on NVIDIA Tegra186 and later is performed on the BPMP. This
568c2ecf20Sopenharmony_ci      coprocessor exposes the EMC clock that is used to set the frequency at
578c2ecf20Sopenharmony_ci      which the external memory is clocked and a remote procedure call that
588c2ecf20Sopenharmony_ci      can be used to obtain the set of available frequencies.
598c2ecf20Sopenharmony_ci    type: object
608c2ecf20Sopenharmony_ci    properties:
618c2ecf20Sopenharmony_ci      compatible:
628c2ecf20Sopenharmony_ci        items:
638c2ecf20Sopenharmony_ci          - enum:
648c2ecf20Sopenharmony_ci              - nvidia,tegra186-emc
658c2ecf20Sopenharmony_ci              - nvidia,tegra194-emc
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci      reg:
688c2ecf20Sopenharmony_ci        maxItems: 1
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci      interrupts:
718c2ecf20Sopenharmony_ci        maxItems: 1
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci      clocks:
748c2ecf20Sopenharmony_ci        items:
758c2ecf20Sopenharmony_ci          - description: external memory clock
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci      clock-names:
788c2ecf20Sopenharmony_ci        items:
798c2ecf20Sopenharmony_ci          - const: emc
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci      nvidia,bpmp:
828c2ecf20Sopenharmony_ci        $ref: /schemas/types.yaml#/definitions/phandle
838c2ecf20Sopenharmony_ci        description:
848c2ecf20Sopenharmony_ci          phandle of the node representing the BPMP
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_cirequired:
878c2ecf20Sopenharmony_ci  - compatible
888c2ecf20Sopenharmony_ci  - reg
898c2ecf20Sopenharmony_ci  - interrupts
908c2ecf20Sopenharmony_ci  - "#address-cells"
918c2ecf20Sopenharmony_ci  - "#size-cells"
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ciadditionalProperties: false
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ciexamples:
968c2ecf20Sopenharmony_ci  - |
978c2ecf20Sopenharmony_ci    #include <dt-bindings/clock/tegra186-clock.h>
988c2ecf20Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci    bus {
1018c2ecf20Sopenharmony_ci        #address-cells = <2>;
1028c2ecf20Sopenharmony_ci        #size-cells = <2>;
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci        memory-controller@2c00000 {
1058c2ecf20Sopenharmony_ci            compatible = "nvidia,tegra186-mc";
1068c2ecf20Sopenharmony_ci            reg = <0x0 0x02c00000 0x0 0xb0000>;
1078c2ecf20Sopenharmony_ci            interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci            #address-cells = <2>;
1108c2ecf20Sopenharmony_ci            #size-cells = <2>;
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci            ranges = <0x0 0x02c00000 0x0 0x02c00000 0x0 0xb0000>;
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci            /*
1158c2ecf20Sopenharmony_ci             * Memory clients have access to all 40 bits that the memory
1168c2ecf20Sopenharmony_ci             * controller can address.
1178c2ecf20Sopenharmony_ci             */
1188c2ecf20Sopenharmony_ci            dma-ranges = <0x0 0x0 0x0 0x0 0x100 0x0>;
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci            external-memory-controller@2c60000 {
1218c2ecf20Sopenharmony_ci                compatible = "nvidia,tegra186-emc";
1228c2ecf20Sopenharmony_ci                reg = <0x0 0x02c60000 0x0 0x50000>;
1238c2ecf20Sopenharmony_ci                interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
1248c2ecf20Sopenharmony_ci                clocks = <&bpmp TEGRA186_CLK_EMC>;
1258c2ecf20Sopenharmony_ci                clock-names = "emc";
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci                nvidia,bpmp = <&bpmp>;
1288c2ecf20Sopenharmony_ci            };
1298c2ecf20Sopenharmony_ci        };
1308c2ecf20Sopenharmony_ci    };
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci    bpmp: bpmp {
1338c2ecf20Sopenharmony_ci        compatible = "nvidia,tegra186-bpmp";
1348c2ecf20Sopenharmony_ci        #clock-cells = <1>;
1358c2ecf20Sopenharmony_ci    };
136