18c2ecf20Sopenharmony_ci* Rockchip RK3288 Clock and Reset Unit
28c2ecf20Sopenharmony_ci
38c2ecf20Sopenharmony_ciThe RK3288 clock controller generates and supplies clock to various
48c2ecf20Sopenharmony_cicontrollers within the SoC and also implements a reset controller for SoC
58c2ecf20Sopenharmony_ciperipherals.
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ciA revision of this SoC is available: rk3288w. The clock tree is a bit
88c2ecf20Sopenharmony_cidifferent so another dt-compatible is available. Noticed that it is only
98c2ecf20Sopenharmony_cisetting the difference but there is no automatic revision detection. This
108c2ecf20Sopenharmony_cishould be performed by bootloaders.
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ciRequired Properties:
138c2ecf20Sopenharmony_ci
148c2ecf20Sopenharmony_ci- compatible: should be "rockchip,rk3288-cru" or "rockchip,rk3288w-cru" in
158c2ecf20Sopenharmony_ci  case of this revision of Rockchip rk3288.
168c2ecf20Sopenharmony_ci- reg: physical base address of the controller and length of memory mapped
178c2ecf20Sopenharmony_ci  region.
188c2ecf20Sopenharmony_ci- #clock-cells: should be 1.
198c2ecf20Sopenharmony_ci- #reset-cells: should be 1.
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ciOptional Properties:
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci- rockchip,grf: phandle to the syscon managing the "general register files"
248c2ecf20Sopenharmony_ci  If missing pll rates are not changeable, due to the missing pll lock status.
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ciEach clock is assigned an identifier and client nodes can use this identifier
278c2ecf20Sopenharmony_cito specify the clock which they consume. All available clocks are defined as
288c2ecf20Sopenharmony_cipreprocessor macros in the dt-bindings/clock/rk3288-cru.h headers and can be
298c2ecf20Sopenharmony_ciused in device tree sources. Similar macros exist for the reset sources in
308c2ecf20Sopenharmony_cithese files.
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ciExternal clocks:
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ciThere are several clocks that are generated outside the SoC. It is expected
358c2ecf20Sopenharmony_cithat they are defined using standard clock bindings with following
368c2ecf20Sopenharmony_ciclock-output-names:
378c2ecf20Sopenharmony_ci - "xin24m" - crystal input - required,
388c2ecf20Sopenharmony_ci - "xin32k" - rtc clock - optional,
398c2ecf20Sopenharmony_ci - "ext_i2s" - external I2S clock - optional,
408c2ecf20Sopenharmony_ci - "ext_hsadc" - external HSADC clock - optional,
418c2ecf20Sopenharmony_ci - "ext_edp_24m" - external display port clock - optional,
428c2ecf20Sopenharmony_ci - "ext_vip" - external VIP clock - optional,
438c2ecf20Sopenharmony_ci - "ext_isp" - external ISP clock - optional,
448c2ecf20Sopenharmony_ci - "ext_jtag" - external JTAG clock - optional
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ciExample: Clock controller node:
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci	cru: cru@20000000 {
498c2ecf20Sopenharmony_ci		compatible = "rockchip,rk3188-cru";
508c2ecf20Sopenharmony_ci		reg = <0x20000000 0x1000>;
518c2ecf20Sopenharmony_ci		rockchip,grf = <&grf>;
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci		#clock-cells = <1>;
548c2ecf20Sopenharmony_ci		#reset-cells = <1>;
558c2ecf20Sopenharmony_ci	};
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ciExample: UART controller node that consumes the clock generated by the clock
588c2ecf20Sopenharmony_ci  controller:
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci	uart0: serial@10124000 {
618c2ecf20Sopenharmony_ci		compatible = "snps,dw-apb-uart";
628c2ecf20Sopenharmony_ci		reg = <0x10124000 0x400>;
638c2ecf20Sopenharmony_ci		interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
648c2ecf20Sopenharmony_ci		reg-shift = <2>;
658c2ecf20Sopenharmony_ci		reg-io-width = <1>;
668c2ecf20Sopenharmony_ci		clocks = <&cru SCLK_UART0>;
678c2ecf20Sopenharmony_ci	};
68