18c2ecf20Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci%YAML 1.2 38c2ecf20Sopenharmony_ci--- 48c2ecf20Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,sc7180-dispcc.yaml# 58c2ecf20Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_cititle: Qualcomm Display Clock & Reset Controller Binding for SC7180 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_cimaintainers: 108c2ecf20Sopenharmony_ci - Taniya Das <tdas@codeaurora.org> 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_cidescription: | 138c2ecf20Sopenharmony_ci Qualcomm display clock control module which supports the clocks, resets and 148c2ecf20Sopenharmony_ci power domains on SC7180. 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ci See also dt-bindings/clock/qcom,dispcc-sc7180.h. 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ciproperties: 198c2ecf20Sopenharmony_ci compatible: 208c2ecf20Sopenharmony_ci const: qcom,sc7180-dispcc 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci clocks: 238c2ecf20Sopenharmony_ci items: 248c2ecf20Sopenharmony_ci - description: Board XO source 258c2ecf20Sopenharmony_ci - description: GPLL0 source from GCC 268c2ecf20Sopenharmony_ci - description: Byte clock from DSI PHY 278c2ecf20Sopenharmony_ci - description: Pixel clock from DSI PHY 288c2ecf20Sopenharmony_ci - description: Link clock from DP PHY 298c2ecf20Sopenharmony_ci - description: VCO DIV clock from DP PHY 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci clock-names: 328c2ecf20Sopenharmony_ci items: 338c2ecf20Sopenharmony_ci - const: bi_tcxo 348c2ecf20Sopenharmony_ci - const: gcc_disp_gpll0_clk_src 358c2ecf20Sopenharmony_ci - const: dsi0_phy_pll_out_byteclk 368c2ecf20Sopenharmony_ci - const: dsi0_phy_pll_out_dsiclk 378c2ecf20Sopenharmony_ci - const: dp_phy_pll_link_clk 388c2ecf20Sopenharmony_ci - const: dp_phy_pll_vco_div_clk 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci '#clock-cells': 418c2ecf20Sopenharmony_ci const: 1 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci '#reset-cells': 448c2ecf20Sopenharmony_ci const: 1 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci '#power-domain-cells': 478c2ecf20Sopenharmony_ci const: 1 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_ci reg: 508c2ecf20Sopenharmony_ci maxItems: 1 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cirequired: 538c2ecf20Sopenharmony_ci - compatible 548c2ecf20Sopenharmony_ci - reg 558c2ecf20Sopenharmony_ci - clocks 568c2ecf20Sopenharmony_ci - clock-names 578c2ecf20Sopenharmony_ci - '#clock-cells' 588c2ecf20Sopenharmony_ci - '#reset-cells' 598c2ecf20Sopenharmony_ci - '#power-domain-cells' 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ciadditionalProperties: false 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ciexamples: 648c2ecf20Sopenharmony_ci - | 658c2ecf20Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-sc7180.h> 668c2ecf20Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmh.h> 678c2ecf20Sopenharmony_ci clock-controller@af00000 { 688c2ecf20Sopenharmony_ci compatible = "qcom,sc7180-dispcc"; 698c2ecf20Sopenharmony_ci reg = <0x0af00000 0x200000>; 708c2ecf20Sopenharmony_ci clocks = <&rpmhcc RPMH_CXO_CLK>, 718c2ecf20Sopenharmony_ci <&gcc GCC_DISP_GPLL0_CLK_SRC>, 728c2ecf20Sopenharmony_ci <&dsi_phy 0>, 738c2ecf20Sopenharmony_ci <&dsi_phy 1>, 748c2ecf20Sopenharmony_ci <&dp_phy 0>, 758c2ecf20Sopenharmony_ci <&dp_phy 1>; 768c2ecf20Sopenharmony_ci clock-names = "bi_tcxo", 778c2ecf20Sopenharmony_ci "gcc_disp_gpll0_clk_src", 788c2ecf20Sopenharmony_ci "dsi0_phy_pll_out_byteclk", 798c2ecf20Sopenharmony_ci "dsi0_phy_pll_out_dsiclk", 808c2ecf20Sopenharmony_ci "dp_phy_pll_link_clk", 818c2ecf20Sopenharmony_ci "dp_phy_pll_vco_div_clk"; 828c2ecf20Sopenharmony_ci #clock-cells = <1>; 838c2ecf20Sopenharmony_ci #reset-cells = <1>; 848c2ecf20Sopenharmony_ci #power-domain-cells = <1>; 858c2ecf20Sopenharmony_ci }; 868c2ecf20Sopenharmony_ci... 87