18c2ecf20Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci%YAML 1.2
38c2ecf20Sopenharmony_ci---
48c2ecf20Sopenharmony_ci$id: http://devicetree.org/schemas/clock/fsl,plldig.yaml#
58c2ecf20Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_cititle: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_cimaintainers:
108c2ecf20Sopenharmony_ci  - Wen He <wen.he_1@nxp.com>
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_cidescription: |
138c2ecf20Sopenharmony_ci  NXP LS1028A has a clock domain PXLCLK0 used for the Display output
148c2ecf20Sopenharmony_ci  interface in the display core, as implemented in TSMC CLN28HPM PLL.
158c2ecf20Sopenharmony_ci  which generate and offers pixel clocks to Display.
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ciproperties:
188c2ecf20Sopenharmony_ci  compatible:
198c2ecf20Sopenharmony_ci    const: fsl,ls1028a-plldig
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci  reg:
228c2ecf20Sopenharmony_ci    maxItems: 1
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci  clocks:
258c2ecf20Sopenharmony_ci    maxItems: 1
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci  '#clock-cells':
288c2ecf20Sopenharmony_ci    const: 0
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci  fsl,vco-hz:
318c2ecf20Sopenharmony_ci    description: Optional for VCO frequency of the PLL in Hertz. The VCO frequency
328c2ecf20Sopenharmony_ci      of this PLL cannot be changed during runtime only at startup. Therefore,
338c2ecf20Sopenharmony_ci      the output frequencies are very limited and might not even closely match
348c2ecf20Sopenharmony_ci      the requested frequency. To work around this restriction the user may specify
358c2ecf20Sopenharmony_ci      its own desired VCO frequency for the PLL.
368c2ecf20Sopenharmony_ci    minimum: 650000000
378c2ecf20Sopenharmony_ci    maximum: 1300000000
388c2ecf20Sopenharmony_ci    default: 1188000000
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_cirequired:
418c2ecf20Sopenharmony_ci  - compatible
428c2ecf20Sopenharmony_ci  - reg
438c2ecf20Sopenharmony_ci  - clocks
448c2ecf20Sopenharmony_ci  - '#clock-cells'
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ciadditionalProperties: false
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ciexamples:
498c2ecf20Sopenharmony_ci  # Display PIXEL Clock node:
508c2ecf20Sopenharmony_ci  - |
518c2ecf20Sopenharmony_ci    dpclk: clock-display@f1f0000 {
528c2ecf20Sopenharmony_ci        compatible = "fsl,ls1028a-plldig";
538c2ecf20Sopenharmony_ci        reg = <0xf1f0000 0xffff>;
548c2ecf20Sopenharmony_ci        #clock-cells = <0>;
558c2ecf20Sopenharmony_ci        clocks = <&osc_27m>;
568c2ecf20Sopenharmony_ci    };
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci...
59