13d0407baSopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
23d0407baSopenharmony_ci#ifndef DRIVERS_PCI_H
33d0407baSopenharmony_ci#define DRIVERS_PCI_H
43d0407baSopenharmony_ci
53d0407baSopenharmony_ci#include <linux/pci.h>
63d0407baSopenharmony_ci
73d0407baSopenharmony_ci/* Number of possible devfns: 0.0 to 1f.7 inclusive */
83d0407baSopenharmony_ci#define MAX_NR_DEVFNS 256
93d0407baSopenharmony_ci
103d0407baSopenharmony_ci#define PCI_FIND_CAP_TTL	48
113d0407baSopenharmony_ci
123d0407baSopenharmony_ci#define PCI_VSEC_ID_INTEL_TBT	0x1234	/* Thunderbolt */
133d0407baSopenharmony_ci
143d0407baSopenharmony_ciextern const unsigned char pcie_link_speed[];
153d0407baSopenharmony_ciextern bool pci_early_dump;
163d0407baSopenharmony_ci
173d0407baSopenharmony_cibool pcie_cap_has_lnkctl(const struct pci_dev *dev);
183d0407baSopenharmony_cibool pcie_cap_has_rtctl(const struct pci_dev *dev);
193d0407baSopenharmony_ci
203d0407baSopenharmony_ci/* Functions internal to the PCI core code */
213d0407baSopenharmony_ci
223d0407baSopenharmony_ciint pci_create_sysfs_dev_files(struct pci_dev *pdev);
233d0407baSopenharmony_civoid pci_remove_sysfs_dev_files(struct pci_dev *pdev);
243d0407baSopenharmony_ci#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
253d0407baSopenharmony_cistatic inline void pci_create_firmware_label_files(struct pci_dev *pdev)
263d0407baSopenharmony_ci{ return; }
273d0407baSopenharmony_cistatic inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
283d0407baSopenharmony_ci{ return; }
293d0407baSopenharmony_ci#else
303d0407baSopenharmony_civoid pci_create_firmware_label_files(struct pci_dev *pdev);
313d0407baSopenharmony_civoid pci_remove_firmware_label_files(struct pci_dev *pdev);
323d0407baSopenharmony_ci#endif
333d0407baSopenharmony_civoid pci_cleanup_rom(struct pci_dev *dev);
343d0407baSopenharmony_ci
353d0407baSopenharmony_cienum pci_mmap_api {
363d0407baSopenharmony_ci	PCI_MMAP_SYSFS,	/* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
373d0407baSopenharmony_ci	PCI_MMAP_PROCFS	/* mmap on /proc/bus/pci/<BDF> */
383d0407baSopenharmony_ci};
393d0407baSopenharmony_ciint pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
403d0407baSopenharmony_ci		  enum pci_mmap_api mmap_api);
413d0407baSopenharmony_ci
423d0407baSopenharmony_ciint pci_probe_reset_function(struct pci_dev *dev);
433d0407baSopenharmony_ciint pci_bridge_secondary_bus_reset(struct pci_dev *dev);
443d0407baSopenharmony_ciint pci_bus_error_reset(struct pci_dev *dev);
453d0407baSopenharmony_ci
463d0407baSopenharmony_ci#define PCI_PM_D2_DELAY         200	/* usec; see PCIe r4.0, sec 5.9.1 */
473d0407baSopenharmony_ci#define PCI_PM_D3HOT_WAIT       10	/* msec */
483d0407baSopenharmony_ci#define PCI_PM_D3COLD_WAIT      100	/* msec */
493d0407baSopenharmony_ci
503d0407baSopenharmony_ci/**
513d0407baSopenharmony_ci * struct pci_platform_pm_ops - Firmware PM callbacks
523d0407baSopenharmony_ci *
533d0407baSopenharmony_ci * @bridge_d3: Does the bridge allow entering into D3
543d0407baSopenharmony_ci *
553d0407baSopenharmony_ci * @is_manageable: returns 'true' if given device is power manageable by the
563d0407baSopenharmony_ci *		   platform firmware
573d0407baSopenharmony_ci *
583d0407baSopenharmony_ci * @set_state: invokes the platform firmware to set the device's power state
593d0407baSopenharmony_ci *
603d0407baSopenharmony_ci * @get_state: queries the platform firmware for a device's current power state
613d0407baSopenharmony_ci *
623d0407baSopenharmony_ci * @refresh_state: asks the platform to refresh the device's power state data
633d0407baSopenharmony_ci *
643d0407baSopenharmony_ci * @choose_state: returns PCI power state of given device preferred by the
653d0407baSopenharmony_ci *		  platform; to be used during system-wide transitions from a
663d0407baSopenharmony_ci *		  sleeping state to the working state and vice versa
673d0407baSopenharmony_ci *
683d0407baSopenharmony_ci * @set_wakeup: enables/disables wakeup capability for the device
693d0407baSopenharmony_ci *
703d0407baSopenharmony_ci * @need_resume: returns 'true' if the given device (which is currently
713d0407baSopenharmony_ci *		 suspended) needs to be resumed to be configured for system
723d0407baSopenharmony_ci *		 wakeup.
733d0407baSopenharmony_ci *
743d0407baSopenharmony_ci * If given platform is generally capable of power managing PCI devices, all of
753d0407baSopenharmony_ci * these callbacks are mandatory.
763d0407baSopenharmony_ci */
773d0407baSopenharmony_cistruct pci_platform_pm_ops {
783d0407baSopenharmony_ci	bool (*bridge_d3)(struct pci_dev *dev);
793d0407baSopenharmony_ci	bool (*is_manageable)(struct pci_dev *dev);
803d0407baSopenharmony_ci	int (*set_state)(struct pci_dev *dev, pci_power_t state);
813d0407baSopenharmony_ci	pci_power_t (*get_state)(struct pci_dev *dev);
823d0407baSopenharmony_ci	void (*refresh_state)(struct pci_dev *dev);
833d0407baSopenharmony_ci	pci_power_t (*choose_state)(struct pci_dev *dev);
843d0407baSopenharmony_ci	int (*set_wakeup)(struct pci_dev *dev, bool enable);
853d0407baSopenharmony_ci	bool (*need_resume)(struct pci_dev *dev);
863d0407baSopenharmony_ci};
873d0407baSopenharmony_ci
883d0407baSopenharmony_ciint pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
893d0407baSopenharmony_civoid pci_update_current_state(struct pci_dev *dev, pci_power_t state);
903d0407baSopenharmony_civoid pci_refresh_power_state(struct pci_dev *dev);
913d0407baSopenharmony_ciint pci_power_up(struct pci_dev *dev);
923d0407baSopenharmony_civoid pci_disable_enabled_device(struct pci_dev *dev);
933d0407baSopenharmony_ciint pci_finish_runtime_suspend(struct pci_dev *dev);
943d0407baSopenharmony_civoid pcie_clear_device_status(struct pci_dev *dev);
953d0407baSopenharmony_civoid pcie_clear_root_pme_status(struct pci_dev *dev);
963d0407baSopenharmony_cibool pci_check_pme_status(struct pci_dev *dev);
973d0407baSopenharmony_civoid pci_pme_wakeup_bus(struct pci_bus *bus);
983d0407baSopenharmony_ciint __pci_pme_wakeup(struct pci_dev *dev, void *ign);
993d0407baSopenharmony_civoid pci_pme_restore(struct pci_dev *dev);
1003d0407baSopenharmony_cibool pci_dev_need_resume(struct pci_dev *dev);
1013d0407baSopenharmony_civoid pci_dev_adjust_pme(struct pci_dev *dev);
1023d0407baSopenharmony_civoid pci_dev_complete_resume(struct pci_dev *pci_dev);
1033d0407baSopenharmony_civoid pci_config_pm_runtime_get(struct pci_dev *dev);
1043d0407baSopenharmony_civoid pci_config_pm_runtime_put(struct pci_dev *dev);
1053d0407baSopenharmony_civoid pci_pm_init(struct pci_dev *dev);
1063d0407baSopenharmony_civoid pci_ea_init(struct pci_dev *dev);
1073d0407baSopenharmony_civoid pci_allocate_cap_save_buffers(struct pci_dev *dev);
1083d0407baSopenharmony_civoid pci_free_cap_save_buffers(struct pci_dev *dev);
1093d0407baSopenharmony_cibool pci_bridge_d3_possible(struct pci_dev *dev);
1103d0407baSopenharmony_civoid pci_bridge_d3_update(struct pci_dev *dev);
1113d0407baSopenharmony_civoid pci_bridge_wait_for_secondary_bus(struct pci_dev *dev);
1123d0407baSopenharmony_ci
1133d0407baSopenharmony_cistatic inline void pci_wakeup_event(struct pci_dev *dev)
1143d0407baSopenharmony_ci{
1153d0407baSopenharmony_ci	/* Wait 100 ms before the system can be put into a sleep state. */
1163d0407baSopenharmony_ci	pm_wakeup_event(&dev->dev, 100);
1173d0407baSopenharmony_ci}
1183d0407baSopenharmony_ci
1193d0407baSopenharmony_cistatic inline bool pci_has_subordinate(struct pci_dev *pci_dev)
1203d0407baSopenharmony_ci{
1213d0407baSopenharmony_ci	return !!(pci_dev->subordinate);
1223d0407baSopenharmony_ci}
1233d0407baSopenharmony_ci
1243d0407baSopenharmony_cistatic inline bool pci_power_manageable(struct pci_dev *pci_dev)
1253d0407baSopenharmony_ci{
1263d0407baSopenharmony_ci	/*
1273d0407baSopenharmony_ci	 * Currently we allow normal PCI devices and PCI bridges transition
1283d0407baSopenharmony_ci	 * into D3 if their bridge_d3 is set.
1293d0407baSopenharmony_ci	 */
1303d0407baSopenharmony_ci	return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
1313d0407baSopenharmony_ci}
1323d0407baSopenharmony_ci
1333d0407baSopenharmony_cistatic inline bool pcie_downstream_port(const struct pci_dev *dev)
1343d0407baSopenharmony_ci{
1353d0407baSopenharmony_ci	int type = pci_pcie_type(dev);
1363d0407baSopenharmony_ci
1373d0407baSopenharmony_ci	return type == PCI_EXP_TYPE_ROOT_PORT ||
1383d0407baSopenharmony_ci	       type == PCI_EXP_TYPE_DOWNSTREAM ||
1393d0407baSopenharmony_ci	       type == PCI_EXP_TYPE_PCIE_BRIDGE;
1403d0407baSopenharmony_ci}
1413d0407baSopenharmony_ci
1423d0407baSopenharmony_ciint pci_vpd_init(struct pci_dev *dev);
1433d0407baSopenharmony_civoid pci_vpd_release(struct pci_dev *dev);
1443d0407baSopenharmony_civoid pcie_vpd_create_sysfs_dev_files(struct pci_dev *dev);
1453d0407baSopenharmony_civoid pcie_vpd_remove_sysfs_dev_files(struct pci_dev *dev);
1463d0407baSopenharmony_ci
1473d0407baSopenharmony_ci/* PCI Virtual Channel */
1483d0407baSopenharmony_ciint pci_save_vc_state(struct pci_dev *dev);
1493d0407baSopenharmony_civoid pci_restore_vc_state(struct pci_dev *dev);
1503d0407baSopenharmony_civoid pci_allocate_vc_save_buffers(struct pci_dev *dev);
1513d0407baSopenharmony_ci
1523d0407baSopenharmony_ci/* PCI /proc functions */
1533d0407baSopenharmony_ci#ifdef CONFIG_PROC_FS
1543d0407baSopenharmony_ciint pci_proc_attach_device(struct pci_dev *dev);
1553d0407baSopenharmony_ciint pci_proc_detach_device(struct pci_dev *dev);
1563d0407baSopenharmony_ciint pci_proc_detach_bus(struct pci_bus *bus);
1573d0407baSopenharmony_ci#else
1583d0407baSopenharmony_cistatic inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
1593d0407baSopenharmony_cistatic inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
1603d0407baSopenharmony_cistatic inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
1613d0407baSopenharmony_ci#endif
1623d0407baSopenharmony_ci
1633d0407baSopenharmony_ci/* Functions for PCI Hotplug drivers to use */
1643d0407baSopenharmony_ciint pci_hp_add_bridge(struct pci_dev *dev);
1653d0407baSopenharmony_ci
1663d0407baSopenharmony_ci#ifdef HAVE_PCI_LEGACY
1673d0407baSopenharmony_civoid pci_create_legacy_files(struct pci_bus *bus);
1683d0407baSopenharmony_civoid pci_remove_legacy_files(struct pci_bus *bus);
1693d0407baSopenharmony_ci#else
1703d0407baSopenharmony_cistatic inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
1713d0407baSopenharmony_cistatic inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
1723d0407baSopenharmony_ci#endif
1733d0407baSopenharmony_ci
1743d0407baSopenharmony_ci/* Lock for read/write access to pci device and bus lists */
1753d0407baSopenharmony_ciextern struct rw_semaphore pci_bus_sem;
1763d0407baSopenharmony_ciextern struct mutex pci_slot_mutex;
1773d0407baSopenharmony_ci
1783d0407baSopenharmony_ciextern raw_spinlock_t pci_lock;
1793d0407baSopenharmony_ci
1803d0407baSopenharmony_ciextern unsigned int pci_pm_d3hot_delay;
1813d0407baSopenharmony_ci
1823d0407baSopenharmony_ci#ifdef CONFIG_PCI_MSI
1833d0407baSopenharmony_civoid pci_no_msi(void);
1843d0407baSopenharmony_ci#else
1853d0407baSopenharmony_cistatic inline void pci_no_msi(void) { }
1863d0407baSopenharmony_ci#endif
1873d0407baSopenharmony_ci
1883d0407baSopenharmony_cistatic inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
1893d0407baSopenharmony_ci{
1903d0407baSopenharmony_ci	u16 control;
1913d0407baSopenharmony_ci
1923d0407baSopenharmony_ci	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
1933d0407baSopenharmony_ci	control &= ~PCI_MSI_FLAGS_ENABLE;
1943d0407baSopenharmony_ci	if (enable)
1953d0407baSopenharmony_ci		control |= PCI_MSI_FLAGS_ENABLE;
1963d0407baSopenharmony_ci	pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
1973d0407baSopenharmony_ci}
1983d0407baSopenharmony_ci
1993d0407baSopenharmony_cistatic inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
2003d0407baSopenharmony_ci{
2013d0407baSopenharmony_ci	u16 ctrl;
2023d0407baSopenharmony_ci
2033d0407baSopenharmony_ci	pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
2043d0407baSopenharmony_ci	ctrl &= ~clear;
2053d0407baSopenharmony_ci	ctrl |= set;
2063d0407baSopenharmony_ci	pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
2073d0407baSopenharmony_ci}
2083d0407baSopenharmony_ci
2093d0407baSopenharmony_civoid pci_realloc_get_opt(char *);
2103d0407baSopenharmony_ci
2113d0407baSopenharmony_cistatic inline int pci_no_d1d2(struct pci_dev *dev)
2123d0407baSopenharmony_ci{
2133d0407baSopenharmony_ci	unsigned int parent_dstates = 0;
2143d0407baSopenharmony_ci
2153d0407baSopenharmony_ci	if (dev->bus->self)
2163d0407baSopenharmony_ci		parent_dstates = dev->bus->self->no_d1d2;
2173d0407baSopenharmony_ci	return (dev->no_d1d2 || parent_dstates);
2183d0407baSopenharmony_ci
2193d0407baSopenharmony_ci}
2203d0407baSopenharmony_ciextern const struct attribute_group *pci_dev_groups[];
2213d0407baSopenharmony_ciextern const struct attribute_group *pcibus_groups[];
2223d0407baSopenharmony_ciextern const struct device_type pci_dev_type;
2233d0407baSopenharmony_ciextern const struct attribute_group *pci_bus_groups[];
2243d0407baSopenharmony_ci
2253d0407baSopenharmony_ciextern unsigned long pci_hotplug_io_size;
2263d0407baSopenharmony_ciextern unsigned long pci_hotplug_mmio_size;
2273d0407baSopenharmony_ciextern unsigned long pci_hotplug_mmio_pref_size;
2283d0407baSopenharmony_ciextern unsigned long pci_hotplug_bus_size;
2293d0407baSopenharmony_ci
2303d0407baSopenharmony_ci/**
2313d0407baSopenharmony_ci * pci_match_one_device - Tell if a PCI device structure has a matching
2323d0407baSopenharmony_ci *			  PCI device id structure
2333d0407baSopenharmony_ci * @id: single PCI device id structure to match
2343d0407baSopenharmony_ci * @dev: the PCI device structure to match against
2353d0407baSopenharmony_ci *
2363d0407baSopenharmony_ci * Returns the matching pci_device_id structure or %NULL if there is no match.
2373d0407baSopenharmony_ci */
2383d0407baSopenharmony_cistatic inline const struct pci_device_id *
2393d0407baSopenharmony_cipci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
2403d0407baSopenharmony_ci{
2413d0407baSopenharmony_ci	if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
2423d0407baSopenharmony_ci	    (id->device == PCI_ANY_ID || id->device == dev->device) &&
2433d0407baSopenharmony_ci	    (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
2443d0407baSopenharmony_ci	    (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
2453d0407baSopenharmony_ci	    !((id->class ^ dev->class) & id->class_mask))
2463d0407baSopenharmony_ci		return id;
2473d0407baSopenharmony_ci	return NULL;
2483d0407baSopenharmony_ci}
2493d0407baSopenharmony_ci
2503d0407baSopenharmony_ci/* PCI slot sysfs helper code */
2513d0407baSopenharmony_ci#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
2523d0407baSopenharmony_ci
2533d0407baSopenharmony_ciextern struct kset *pci_slots_kset;
2543d0407baSopenharmony_ci
2553d0407baSopenharmony_cistruct pci_slot_attribute {
2563d0407baSopenharmony_ci	struct attribute attr;
2573d0407baSopenharmony_ci	ssize_t (*show)(struct pci_slot *, char *);
2583d0407baSopenharmony_ci	ssize_t (*store)(struct pci_slot *, const char *, size_t);
2593d0407baSopenharmony_ci};
2603d0407baSopenharmony_ci#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
2613d0407baSopenharmony_ci
2623d0407baSopenharmony_cienum pci_bar_type {
2633d0407baSopenharmony_ci	pci_bar_unknown,	/* Standard PCI BAR probe */
2643d0407baSopenharmony_ci	pci_bar_io,		/* An I/O port BAR */
2653d0407baSopenharmony_ci	pci_bar_mem32,		/* A 32-bit memory BAR */
2663d0407baSopenharmony_ci	pci_bar_mem64,		/* A 64-bit memory BAR */
2673d0407baSopenharmony_ci};
2683d0407baSopenharmony_ci
2693d0407baSopenharmony_cistruct device *pci_get_host_bridge_device(struct pci_dev *dev);
2703d0407baSopenharmony_civoid pci_put_host_bridge_device(struct device *dev);
2713d0407baSopenharmony_ci
2723d0407baSopenharmony_ciint pci_configure_extended_tags(struct pci_dev *dev, void *ign);
2733d0407baSopenharmony_cibool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
2743d0407baSopenharmony_ci				int crs_timeout);
2753d0407baSopenharmony_cibool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
2763d0407baSopenharmony_ci					int crs_timeout);
2773d0407baSopenharmony_ciint pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
2783d0407baSopenharmony_ci
2793d0407baSopenharmony_ciint pci_setup_device(struct pci_dev *dev);
2803d0407baSopenharmony_ciint __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
2813d0407baSopenharmony_ci		    struct resource *res, unsigned int reg);
2823d0407baSopenharmony_civoid pci_configure_ari(struct pci_dev *dev);
2833d0407baSopenharmony_civoid __pci_bus_size_bridges(struct pci_bus *bus,
2843d0407baSopenharmony_ci			struct list_head *realloc_head);
2853d0407baSopenharmony_civoid __pci_bus_assign_resources(const struct pci_bus *bus,
2863d0407baSopenharmony_ci				struct list_head *realloc_head,
2873d0407baSopenharmony_ci				struct list_head *fail_head);
2883d0407baSopenharmony_cibool pci_bus_clip_resource(struct pci_dev *dev, int idx);
2893d0407baSopenharmony_ci
2903d0407baSopenharmony_civoid pci_reassigndev_resource_alignment(struct pci_dev *dev);
2913d0407baSopenharmony_civoid pci_disable_bridge_window(struct pci_dev *dev);
2923d0407baSopenharmony_cistruct pci_bus *pci_bus_get(struct pci_bus *bus);
2933d0407baSopenharmony_civoid pci_bus_put(struct pci_bus *bus);
2943d0407baSopenharmony_ci
2953d0407baSopenharmony_ci/* PCIe link information from Link Capabilities 2 */
2963d0407baSopenharmony_ci#define PCIE_LNKCAP2_SLS2SPEED(lnkcap2) \
2973d0407baSopenharmony_ci	((lnkcap2) & PCI_EXP_LNKCAP2_SLS_32_0GB ? PCIE_SPEED_32_0GT : \
2983d0407baSopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_16_0GB ? PCIE_SPEED_16_0GT : \
2993d0407baSopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_8_0GB ? PCIE_SPEED_8_0GT : \
3003d0407baSopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_5_0GB ? PCIE_SPEED_5_0GT : \
3013d0407baSopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_2_5GB ? PCIE_SPEED_2_5GT : \
3023d0407baSopenharmony_ci	 PCI_SPEED_UNKNOWN)
3033d0407baSopenharmony_ci
3043d0407baSopenharmony_ci/* PCIe speed to Mb/s reduced by encoding overhead */
3053d0407baSopenharmony_ci#define PCIE_SPEED2MBS_ENC(speed) \
3063d0407baSopenharmony_ci	((speed) == PCIE_SPEED_32_0GT ? 32000*128/130 : \
3073d0407baSopenharmony_ci	 (speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
3083d0407baSopenharmony_ci	 (speed) == PCIE_SPEED_8_0GT  ?  8000*128/130 : \
3093d0407baSopenharmony_ci	 (speed) == PCIE_SPEED_5_0GT  ?  5000*8/10 : \
3103d0407baSopenharmony_ci	 (speed) == PCIE_SPEED_2_5GT  ?  2500*8/10 : \
3113d0407baSopenharmony_ci	 0)
3123d0407baSopenharmony_ci
3133d0407baSopenharmony_ciconst char *pci_speed_string(enum pci_bus_speed speed);
3143d0407baSopenharmony_cienum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
3153d0407baSopenharmony_cienum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
3163d0407baSopenharmony_ciu32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
3173d0407baSopenharmony_ci			   enum pcie_link_width *width);
3183d0407baSopenharmony_civoid __pcie_print_link_status(struct pci_dev *dev, bool verbose);
3193d0407baSopenharmony_civoid pcie_report_downtraining(struct pci_dev *dev);
3203d0407baSopenharmony_civoid pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
3213d0407baSopenharmony_ci
3223d0407baSopenharmony_ci/* Single Root I/O Virtualization */
3233d0407baSopenharmony_cistruct pci_sriov {
3243d0407baSopenharmony_ci	int		pos;		/* Capability position */
3253d0407baSopenharmony_ci	int		nres;		/* Number of resources */
3263d0407baSopenharmony_ci	u32		cap;		/* SR-IOV Capabilities */
3273d0407baSopenharmony_ci	u16		ctrl;		/* SR-IOV Control */
3283d0407baSopenharmony_ci	u16		total_VFs;	/* Total VFs associated with the PF */
3293d0407baSopenharmony_ci	u16		initial_VFs;	/* Initial VFs associated with the PF */
3303d0407baSopenharmony_ci	u16		num_VFs;	/* Number of VFs available */
3313d0407baSopenharmony_ci	u16		offset;		/* First VF Routing ID offset */
3323d0407baSopenharmony_ci	u16		stride;		/* Following VF stride */
3333d0407baSopenharmony_ci	u16		vf_device;	/* VF device ID */
3343d0407baSopenharmony_ci	u32		pgsz;		/* Page size for BAR alignment */
3353d0407baSopenharmony_ci	u8		link;		/* Function Dependency Link */
3363d0407baSopenharmony_ci	u8		max_VF_buses;	/* Max buses consumed by VFs */
3373d0407baSopenharmony_ci	u16		driver_max_VFs;	/* Max num VFs driver supports */
3383d0407baSopenharmony_ci	struct pci_dev	*dev;		/* Lowest numbered PF */
3393d0407baSopenharmony_ci	struct pci_dev	*self;		/* This PF */
3403d0407baSopenharmony_ci	u32		class;		/* VF device */
3413d0407baSopenharmony_ci	u8		hdr_type;	/* VF header type */
3423d0407baSopenharmony_ci	u16		subsystem_vendor; /* VF subsystem vendor */
3433d0407baSopenharmony_ci	u16		subsystem_device; /* VF subsystem device */
3443d0407baSopenharmony_ci	resource_size_t	barsz[PCI_SRIOV_NUM_BARS];	/* VF BAR size */
3453d0407baSopenharmony_ci	bool		drivers_autoprobe; /* Auto probing of VFs by driver */
3463d0407baSopenharmony_ci};
3473d0407baSopenharmony_ci
3483d0407baSopenharmony_ci/**
3493d0407baSopenharmony_ci * pci_dev_set_io_state - Set the new error state if possible.
3503d0407baSopenharmony_ci *
3513d0407baSopenharmony_ci * @dev - pci device to set new error_state
3523d0407baSopenharmony_ci * @new - the state we want dev to be in
3533d0407baSopenharmony_ci *
3543d0407baSopenharmony_ci * Must be called with device_lock held.
3553d0407baSopenharmony_ci *
3563d0407baSopenharmony_ci * Returns true if state has been changed to the requested state.
3573d0407baSopenharmony_ci */
3583d0407baSopenharmony_cistatic inline bool pci_dev_set_io_state(struct pci_dev *dev,
3593d0407baSopenharmony_ci					pci_channel_state_t new)
3603d0407baSopenharmony_ci{
3613d0407baSopenharmony_ci	bool changed = false;
3623d0407baSopenharmony_ci
3633d0407baSopenharmony_ci	device_lock_assert(&dev->dev);
3643d0407baSopenharmony_ci	switch (new) {
3653d0407baSopenharmony_ci	case pci_channel_io_perm_failure:
3663d0407baSopenharmony_ci		switch (dev->error_state) {
3673d0407baSopenharmony_ci		case pci_channel_io_frozen:
3683d0407baSopenharmony_ci		case pci_channel_io_normal:
3693d0407baSopenharmony_ci		case pci_channel_io_perm_failure:
3703d0407baSopenharmony_ci			changed = true;
3713d0407baSopenharmony_ci			break;
3723d0407baSopenharmony_ci		}
3733d0407baSopenharmony_ci		break;
3743d0407baSopenharmony_ci	case pci_channel_io_frozen:
3753d0407baSopenharmony_ci		switch (dev->error_state) {
3763d0407baSopenharmony_ci		case pci_channel_io_frozen:
3773d0407baSopenharmony_ci		case pci_channel_io_normal:
3783d0407baSopenharmony_ci			changed = true;
3793d0407baSopenharmony_ci			break;
3803d0407baSopenharmony_ci		}
3813d0407baSopenharmony_ci		break;
3823d0407baSopenharmony_ci	case pci_channel_io_normal:
3833d0407baSopenharmony_ci		switch (dev->error_state) {
3843d0407baSopenharmony_ci		case pci_channel_io_frozen:
3853d0407baSopenharmony_ci		case pci_channel_io_normal:
3863d0407baSopenharmony_ci			changed = true;
3873d0407baSopenharmony_ci			break;
3883d0407baSopenharmony_ci		}
3893d0407baSopenharmony_ci		break;
3903d0407baSopenharmony_ci	}
3913d0407baSopenharmony_ci	if (changed)
3923d0407baSopenharmony_ci		dev->error_state = new;
3933d0407baSopenharmony_ci	return changed;
3943d0407baSopenharmony_ci}
3953d0407baSopenharmony_ci
3963d0407baSopenharmony_cistatic inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
3973d0407baSopenharmony_ci{
3983d0407baSopenharmony_ci	device_lock(&dev->dev);
3993d0407baSopenharmony_ci	pci_dev_set_io_state(dev, pci_channel_io_perm_failure);
4003d0407baSopenharmony_ci	device_unlock(&dev->dev);
4013d0407baSopenharmony_ci
4023d0407baSopenharmony_ci	return 0;
4033d0407baSopenharmony_ci}
4043d0407baSopenharmony_ci
4053d0407baSopenharmony_cistatic inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
4063d0407baSopenharmony_ci{
4073d0407baSopenharmony_ci	return dev->error_state == pci_channel_io_perm_failure;
4083d0407baSopenharmony_ci}
4093d0407baSopenharmony_ci
4103d0407baSopenharmony_ci/* pci_dev priv_flags */
4113d0407baSopenharmony_ci#define PCI_DEV_ADDED 0
4123d0407baSopenharmony_ci#define PCI_DPC_RECOVERED 1
4133d0407baSopenharmony_ci#define PCI_DPC_RECOVERING 2
4143d0407baSopenharmony_ci
4153d0407baSopenharmony_cistatic inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
4163d0407baSopenharmony_ci{
4173d0407baSopenharmony_ci	assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
4183d0407baSopenharmony_ci}
4193d0407baSopenharmony_ci
4203d0407baSopenharmony_cistatic inline bool pci_dev_is_added(const struct pci_dev *dev)
4213d0407baSopenharmony_ci{
4223d0407baSopenharmony_ci	return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
4233d0407baSopenharmony_ci}
4243d0407baSopenharmony_ci
4253d0407baSopenharmony_ci#ifdef CONFIG_PCIEAER
4263d0407baSopenharmony_ci#include <linux/aer.h>
4273d0407baSopenharmony_ci
4283d0407baSopenharmony_ci#define AER_MAX_MULTI_ERR_DEVICES	5	/* Not likely to have more */
4293d0407baSopenharmony_ci
4303d0407baSopenharmony_cistruct aer_err_info {
4313d0407baSopenharmony_ci	struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
4323d0407baSopenharmony_ci	int error_dev_num;
4333d0407baSopenharmony_ci
4343d0407baSopenharmony_ci	unsigned int id:16;
4353d0407baSopenharmony_ci
4363d0407baSopenharmony_ci	unsigned int severity:2;	/* 0:NONFATAL | 1:FATAL | 2:COR */
4373d0407baSopenharmony_ci	unsigned int __pad1:5;
4383d0407baSopenharmony_ci	unsigned int multi_error_valid:1;
4393d0407baSopenharmony_ci
4403d0407baSopenharmony_ci	unsigned int first_error:5;
4413d0407baSopenharmony_ci	unsigned int __pad2:2;
4423d0407baSopenharmony_ci	unsigned int tlp_header_valid:1;
4433d0407baSopenharmony_ci
4443d0407baSopenharmony_ci	unsigned int status;		/* COR/UNCOR Error Status */
4453d0407baSopenharmony_ci	unsigned int mask;		/* COR/UNCOR Error Mask */
4463d0407baSopenharmony_ci	struct aer_header_log_regs tlp;	/* TLP Header */
4473d0407baSopenharmony_ci};
4483d0407baSopenharmony_ci
4493d0407baSopenharmony_ciint aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
4503d0407baSopenharmony_civoid aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
4513d0407baSopenharmony_ci#endif	/* CONFIG_PCIEAER */
4523d0407baSopenharmony_ci
4533d0407baSopenharmony_ci#ifdef CONFIG_PCIE_DPC
4543d0407baSopenharmony_civoid pci_save_dpc_state(struct pci_dev *dev);
4553d0407baSopenharmony_civoid pci_restore_dpc_state(struct pci_dev *dev);
4563d0407baSopenharmony_civoid pci_dpc_init(struct pci_dev *pdev);
4573d0407baSopenharmony_civoid dpc_process_error(struct pci_dev *pdev);
4583d0407baSopenharmony_cipci_ers_result_t dpc_reset_link(struct pci_dev *pdev);
4593d0407baSopenharmony_cibool pci_dpc_recovered(struct pci_dev *pdev);
4603d0407baSopenharmony_ci#else
4613d0407baSopenharmony_cistatic inline void pci_save_dpc_state(struct pci_dev *dev) {}
4623d0407baSopenharmony_cistatic inline void pci_restore_dpc_state(struct pci_dev *dev) {}
4633d0407baSopenharmony_cistatic inline void pci_dpc_init(struct pci_dev *pdev) {}
4643d0407baSopenharmony_cistatic inline bool pci_dpc_recovered(struct pci_dev *pdev) { return false; }
4653d0407baSopenharmony_ci#endif
4663d0407baSopenharmony_ci
4673d0407baSopenharmony_ci#ifdef CONFIG_PCI_ATS
4683d0407baSopenharmony_ci/* Address Translation Service */
4693d0407baSopenharmony_civoid pci_ats_init(struct pci_dev *dev);
4703d0407baSopenharmony_civoid pci_restore_ats_state(struct pci_dev *dev);
4713d0407baSopenharmony_ci#else
4723d0407baSopenharmony_cistatic inline void pci_ats_init(struct pci_dev *d) { }
4733d0407baSopenharmony_cistatic inline void pci_restore_ats_state(struct pci_dev *dev) { }
4743d0407baSopenharmony_ci#endif /* CONFIG_PCI_ATS */
4753d0407baSopenharmony_ci
4763d0407baSopenharmony_ci#ifdef CONFIG_PCI_PRI
4773d0407baSopenharmony_civoid pci_pri_init(struct pci_dev *dev);
4783d0407baSopenharmony_civoid pci_restore_pri_state(struct pci_dev *pdev);
4793d0407baSopenharmony_ci#else
4803d0407baSopenharmony_cistatic inline void pci_pri_init(struct pci_dev *dev) { }
4813d0407baSopenharmony_cistatic inline void pci_restore_pri_state(struct pci_dev *pdev) { }
4823d0407baSopenharmony_ci#endif
4833d0407baSopenharmony_ci
4843d0407baSopenharmony_ci#ifdef CONFIG_PCI_PASID
4853d0407baSopenharmony_civoid pci_pasid_init(struct pci_dev *dev);
4863d0407baSopenharmony_civoid pci_restore_pasid_state(struct pci_dev *pdev);
4873d0407baSopenharmony_ci#else
4883d0407baSopenharmony_cistatic inline void pci_pasid_init(struct pci_dev *dev) { }
4893d0407baSopenharmony_cistatic inline void pci_restore_pasid_state(struct pci_dev *pdev) { }
4903d0407baSopenharmony_ci#endif
4913d0407baSopenharmony_ci
4923d0407baSopenharmony_ci#ifdef CONFIG_PCI_IOV
4933d0407baSopenharmony_ciint pci_iov_init(struct pci_dev *dev);
4943d0407baSopenharmony_civoid pci_iov_release(struct pci_dev *dev);
4953d0407baSopenharmony_civoid pci_iov_remove(struct pci_dev *dev);
4963d0407baSopenharmony_civoid pci_iov_update_resource(struct pci_dev *dev, int resno);
4973d0407baSopenharmony_ciresource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
4983d0407baSopenharmony_civoid pci_restore_iov_state(struct pci_dev *dev);
4993d0407baSopenharmony_ciint pci_iov_bus_range(struct pci_bus *bus);
5003d0407baSopenharmony_ciextern const struct attribute_group sriov_dev_attr_group;
5013d0407baSopenharmony_ci#else
5023d0407baSopenharmony_cistatic inline int pci_iov_init(struct pci_dev *dev)
5033d0407baSopenharmony_ci{
5043d0407baSopenharmony_ci	return -ENODEV;
5053d0407baSopenharmony_ci}
5063d0407baSopenharmony_cistatic inline void pci_iov_release(struct pci_dev *dev)
5073d0407baSopenharmony_ci
5083d0407baSopenharmony_ci{
5093d0407baSopenharmony_ci}
5103d0407baSopenharmony_cistatic inline void pci_iov_remove(struct pci_dev *dev)
5113d0407baSopenharmony_ci{
5123d0407baSopenharmony_ci}
5133d0407baSopenharmony_cistatic inline void pci_restore_iov_state(struct pci_dev *dev)
5143d0407baSopenharmony_ci{
5153d0407baSopenharmony_ci}
5163d0407baSopenharmony_cistatic inline int pci_iov_bus_range(struct pci_bus *bus)
5173d0407baSopenharmony_ci{
5183d0407baSopenharmony_ci	return 0;
5193d0407baSopenharmony_ci}
5203d0407baSopenharmony_ci
5213d0407baSopenharmony_ci#endif /* CONFIG_PCI_IOV */
5223d0407baSopenharmony_ci
5233d0407baSopenharmony_ciunsigned long pci_cardbus_resource_alignment(struct resource *);
5243d0407baSopenharmony_ci
5253d0407baSopenharmony_cistatic inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
5263d0407baSopenharmony_ci						     struct resource *res)
5273d0407baSopenharmony_ci{
5283d0407baSopenharmony_ci#ifdef CONFIG_PCI_IOV
5293d0407baSopenharmony_ci	int resno = res - dev->resource;
5303d0407baSopenharmony_ci
5313d0407baSopenharmony_ci	if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
5323d0407baSopenharmony_ci		return pci_sriov_resource_alignment(dev, resno);
5333d0407baSopenharmony_ci#endif
5343d0407baSopenharmony_ci	if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
5353d0407baSopenharmony_ci		return pci_cardbus_resource_alignment(res);
5363d0407baSopenharmony_ci	return resource_alignment(res);
5373d0407baSopenharmony_ci}
5383d0407baSopenharmony_ci
5393d0407baSopenharmony_civoid pci_acs_init(struct pci_dev *dev);
5403d0407baSopenharmony_ci#ifdef CONFIG_PCI_QUIRKS
5413d0407baSopenharmony_ciint pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
5423d0407baSopenharmony_ciint pci_dev_specific_enable_acs(struct pci_dev *dev);
5433d0407baSopenharmony_ciint pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
5443d0407baSopenharmony_ci#else
5453d0407baSopenharmony_cistatic inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
5463d0407baSopenharmony_ci					       u16 acs_flags)
5473d0407baSopenharmony_ci{
5483d0407baSopenharmony_ci	return -ENOTTY;
5493d0407baSopenharmony_ci}
5503d0407baSopenharmony_cistatic inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
5513d0407baSopenharmony_ci{
5523d0407baSopenharmony_ci	return -ENOTTY;
5533d0407baSopenharmony_ci}
5543d0407baSopenharmony_cistatic inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
5553d0407baSopenharmony_ci{
5563d0407baSopenharmony_ci	return -ENOTTY;
5573d0407baSopenharmony_ci}
5583d0407baSopenharmony_ci#endif
5593d0407baSopenharmony_ci
5603d0407baSopenharmony_ci/* PCI error reporting and recovery */
5613d0407baSopenharmony_cipci_ers_result_t pcie_do_recovery(struct pci_dev *dev,
5623d0407baSopenharmony_ci			pci_channel_state_t state,
5633d0407baSopenharmony_ci			pci_ers_result_t (*reset_link)(struct pci_dev *pdev));
5643d0407baSopenharmony_ci
5653d0407baSopenharmony_cibool pcie_wait_for_link(struct pci_dev *pdev, bool active);
5663d0407baSopenharmony_ci#ifdef CONFIG_PCIEASPM
5673d0407baSopenharmony_civoid pcie_aspm_init_link_state(struct pci_dev *pdev);
5683d0407baSopenharmony_civoid pcie_aspm_exit_link_state(struct pci_dev *pdev);
5693d0407baSopenharmony_civoid pcie_aspm_pm_state_change(struct pci_dev *pdev);
5703d0407baSopenharmony_civoid pcie_aspm_powersave_config_link(struct pci_dev *pdev);
5713d0407baSopenharmony_ci#else
5723d0407baSopenharmony_cistatic inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
5733d0407baSopenharmony_cistatic inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
5743d0407baSopenharmony_cistatic inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
5753d0407baSopenharmony_cistatic inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
5763d0407baSopenharmony_ci#endif
5773d0407baSopenharmony_ci
5783d0407baSopenharmony_ci#ifdef CONFIG_PCIE_ECRC
5793d0407baSopenharmony_civoid pcie_set_ecrc_checking(struct pci_dev *dev);
5803d0407baSopenharmony_civoid pcie_ecrc_get_policy(char *str);
5813d0407baSopenharmony_ci#else
5823d0407baSopenharmony_cistatic inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
5833d0407baSopenharmony_cistatic inline void pcie_ecrc_get_policy(char *str) { }
5843d0407baSopenharmony_ci#endif
5853d0407baSopenharmony_ci
5863d0407baSopenharmony_ci#ifdef CONFIG_PCIE_PTM
5873d0407baSopenharmony_civoid pci_ptm_init(struct pci_dev *dev);
5883d0407baSopenharmony_ciint pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
5893d0407baSopenharmony_ci#else
5903d0407baSopenharmony_cistatic inline void pci_ptm_init(struct pci_dev *dev) { }
5913d0407baSopenharmony_ci//static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
5923d0407baSopenharmony_ci//{ return -EINVAL; }
5933d0407baSopenharmony_ci#endif
5943d0407baSopenharmony_ci
5953d0407baSopenharmony_cistruct pci_dev_reset_methods {
5963d0407baSopenharmony_ci	u16 vendor;
5973d0407baSopenharmony_ci	u16 device;
5983d0407baSopenharmony_ci	int (*reset)(struct pci_dev *dev, int probe);
5993d0407baSopenharmony_ci};
6003d0407baSopenharmony_ci
6013d0407baSopenharmony_ci#ifdef CONFIG_PCI_QUIRKS
6023d0407baSopenharmony_ciint pci_dev_specific_reset(struct pci_dev *dev, int probe);
6033d0407baSopenharmony_ci#else
6043d0407baSopenharmony_cistatic inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
6053d0407baSopenharmony_ci{
6063d0407baSopenharmony_ci	return -ENOTTY;
6073d0407baSopenharmony_ci}
6083d0407baSopenharmony_ci#endif
6093d0407baSopenharmony_ci
6103d0407baSopenharmony_ci#if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
6113d0407baSopenharmony_ciint acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
6123d0407baSopenharmony_ci			  struct resource *res);
6133d0407baSopenharmony_ci#else
6143d0407baSopenharmony_cistatic inline int acpi_get_rc_resources(struct device *dev, const char *hid,
6153d0407baSopenharmony_ci					u16 segment, struct resource *res)
6163d0407baSopenharmony_ci{
6173d0407baSopenharmony_ci	return -ENODEV;
6183d0407baSopenharmony_ci}
6193d0407baSopenharmony_ci#endif
6203d0407baSopenharmony_ci
6213d0407baSopenharmony_ciu32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
6223d0407baSopenharmony_ciint pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
6233d0407baSopenharmony_ciint pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
6243d0407baSopenharmony_cistatic inline u64 pci_rebar_size_to_bytes(int size)
6253d0407baSopenharmony_ci{
6263d0407baSopenharmony_ci	return 1ULL << (size + 20);
6273d0407baSopenharmony_ci}
6283d0407baSopenharmony_ci
6293d0407baSopenharmony_cistruct device_node;
6303d0407baSopenharmony_ci
6313d0407baSopenharmony_ci#ifdef CONFIG_OF
6323d0407baSopenharmony_ciint of_pci_parse_bus_range(struct device_node *node, struct resource *res);
6333d0407baSopenharmony_ciint of_get_pci_domain_nr(struct device_node *node);
6343d0407baSopenharmony_ciint of_pci_get_max_link_speed(struct device_node *node);
6353d0407baSopenharmony_civoid pci_set_of_node(struct pci_dev *dev);
6363d0407baSopenharmony_civoid pci_release_of_node(struct pci_dev *dev);
6373d0407baSopenharmony_civoid pci_set_bus_of_node(struct pci_bus *bus);
6383d0407baSopenharmony_civoid pci_release_bus_of_node(struct pci_bus *bus);
6393d0407baSopenharmony_ci
6403d0407baSopenharmony_ciint devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge);
6413d0407baSopenharmony_ci
6423d0407baSopenharmony_ci#else
6433d0407baSopenharmony_cistatic inline int
6443d0407baSopenharmony_ciof_pci_parse_bus_range(struct device_node *node, struct resource *res)
6453d0407baSopenharmony_ci{
6463d0407baSopenharmony_ci	return -EINVAL;
6473d0407baSopenharmony_ci}
6483d0407baSopenharmony_ci
6493d0407baSopenharmony_cistatic inline int
6503d0407baSopenharmony_ciof_get_pci_domain_nr(struct device_node *node)
6513d0407baSopenharmony_ci{
6523d0407baSopenharmony_ci	return -1;
6533d0407baSopenharmony_ci}
6543d0407baSopenharmony_ci
6553d0407baSopenharmony_cistatic inline int
6563d0407baSopenharmony_ciof_pci_get_max_link_speed(struct device_node *node)
6573d0407baSopenharmony_ci{
6583d0407baSopenharmony_ci	return -EINVAL;
6593d0407baSopenharmony_ci}
6603d0407baSopenharmony_ci
6613d0407baSopenharmony_cistatic inline void pci_set_of_node(struct pci_dev *dev) { }
6623d0407baSopenharmony_cistatic inline void pci_release_of_node(struct pci_dev *dev) { }
6633d0407baSopenharmony_cistatic inline void pci_set_bus_of_node(struct pci_bus *bus) { }
6643d0407baSopenharmony_cistatic inline void pci_release_bus_of_node(struct pci_bus *bus) { }
6653d0407baSopenharmony_ci
6663d0407baSopenharmony_cistatic inline int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge)
6673d0407baSopenharmony_ci{
6683d0407baSopenharmony_ci	return 0;
6693d0407baSopenharmony_ci}
6703d0407baSopenharmony_ci
6713d0407baSopenharmony_ci#endif /* CONFIG_OF */
6723d0407baSopenharmony_ci
6733d0407baSopenharmony_ci#ifdef CONFIG_PCIEAER
6743d0407baSopenharmony_civoid pci_no_aer(void);
6753d0407baSopenharmony_civoid pci_aer_init(struct pci_dev *dev);
6763d0407baSopenharmony_civoid pci_aer_exit(struct pci_dev *dev);
6773d0407baSopenharmony_ciextern const struct attribute_group aer_stats_attr_group;
6783d0407baSopenharmony_civoid pci_aer_clear_fatal_status(struct pci_dev *dev);
6793d0407baSopenharmony_ciint pci_aer_clear_status(struct pci_dev *dev);
6803d0407baSopenharmony_ciint pci_aer_raw_clear_status(struct pci_dev *dev);
6813d0407baSopenharmony_ci#else
6823d0407baSopenharmony_cistatic inline void pci_no_aer(void) { }
6833d0407baSopenharmony_cistatic inline void pci_aer_init(struct pci_dev *d) { }
6843d0407baSopenharmony_cistatic inline void pci_aer_exit(struct pci_dev *d) { }
6853d0407baSopenharmony_cistatic inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
6863d0407baSopenharmony_cistatic inline int pci_aer_clear_status(struct pci_dev *dev) { return -EINVAL; }
6873d0407baSopenharmony_cistatic inline int pci_aer_raw_clear_status(struct pci_dev *dev) { return -EINVAL; }
6883d0407baSopenharmony_ci#endif
6893d0407baSopenharmony_ci
6903d0407baSopenharmony_ci#ifdef CONFIG_ACPI
6913d0407baSopenharmony_ciint pci_acpi_program_hp_params(struct pci_dev *dev);
6923d0407baSopenharmony_ci#else
6933d0407baSopenharmony_cistatic inline int pci_acpi_program_hp_params(struct pci_dev *dev)
6943d0407baSopenharmony_ci{
6953d0407baSopenharmony_ci	return -ENODEV;
6963d0407baSopenharmony_ci}
6973d0407baSopenharmony_ci#endif
6983d0407baSopenharmony_ci
6993d0407baSopenharmony_ci#ifdef CONFIG_PCIEASPM
7003d0407baSopenharmony_ciextern const struct attribute_group aspm_ctrl_attr_group;
7013d0407baSopenharmony_ci#endif
7023d0407baSopenharmony_ci
7033d0407baSopenharmony_ci#endif /* DRIVERS_PCI_H */
704