1/* SPDX-License-Identifier: GPL-2.0-or-later */
2/*
3 * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
4 * Author: Xing Zheng <zhengxing@rock-chips.com>
5 */
6
7#ifndef H_DT_BINDINGS_CLK_ROCKCHIP_RK3399_H
8#define H_DT_BINDINGS_CLK_ROCKCHIP_RK3399_H
9
10/* core clocks */
11#define PLL_APLLL 1
12#define PLL_APLLB 2
13#define PLL_DPLL 3
14#define PLL_CPLL 4
15#define PLL_GPLL 5
16#define PLL_NPLL 6
17#define PLL_VPLL 7
18#define ARMCLKL 8
19#define ARMCLKB 9
20
21/* sclk gates (special clocks) */
22#define SCLK_I2SOUT_SRC 64
23#define SCLK_I2C1 65
24#define SCLK_I2C2 66
25#define SCLK_I2C3 67
26#define SCLK_I2C5 68
27#define SCLK_I2C6 69
28#define SCLK_I2C7 70
29#define SCLK_SPI0 71
30#define SCLK_SPI1 72
31#define SCLK_SPI2 73
32#define SCLK_SPI4 74
33#define SCLK_SPI5 75
34#define SCLK_SDMMC 76
35#define SCLK_SDIO 77
36#define SCLK_EMMC 78
37#define SCLK_TSADC 79
38#define SCLK_SARADC 80
39#define SCLK_UART0 81
40#define SCLK_UART1 82
41#define SCLK_UART2 83
42#define SCLK_UART3 84
43#define SCLK_SPDIF_8CH 85
44#define SCLK_I2S0_8CH 86
45#define SCLK_I2S1_8CH 87
46#define SCLK_I2S2_8CH 88
47#define SCLK_I2S_8CH_OUT 89
48#define SCLK_TIMER00 90
49#define SCLK_TIMER01 91
50#define SCLK_TIMER02 92
51#define SCLK_TIMER03 93
52#define SCLK_TIMER04 94
53#define SCLK_TIMER05 95
54#define SCLK_TIMER06 96
55#define SCLK_TIMER07 97
56#define SCLK_TIMER08 98
57#define SCLK_TIMER09 99
58#define SCLK_TIMER10 100
59#define SCLK_TIMER11 101
60#define SCLK_MACREF 102
61#define SCLK_MAC_RX 103
62#define SCLK_MAC_TX 104
63#define SCLK_MAC 105
64#define SCLK_MACREF_OUT 106
65#define SCLK_VOP0_PWM 107
66#define SCLK_VOP1_PWM 108
67#define SCLK_RGA_CORE 109
68#define SCLK_ISP0 110
69#define SCLK_ISP1 111
70#define SCLK_HDMI_CEC 112
71#define SCLK_HDMI_SFR 113
72#define SCLK_DP_CORE 114
73#define SCLK_PVTM_CORE_L 115
74#define SCLK_PVTM_CORE_B 116
75#define SCLK_PVTM_GPU 117
76#define SCLK_PVTM_DDR 118
77#define SCLK_MIPIDPHY_REF 119
78#define SCLK_MIPIDPHY_CFG 120
79#define SCLK_HSICPHY 121
80#define SCLK_USBPHY480M 122
81#define SCLK_USB2PHY0_REF 123
82#define SCLK_USB2PHY1_REF 124
83#define SCLK_UPHY0_TCPDPHY_REF 125
84#define SCLK_UPHY0_TCPDCORE 126
85#define SCLK_UPHY1_TCPDPHY_REF 127
86#define SCLK_UPHY1_TCPDCORE 128
87#define SCLK_USB3OTG0_REF 129
88#define SCLK_USB3OTG1_REF 130
89#define SCLK_USB3OTG0_SUSPEND 131
90#define SCLK_USB3OTG1_SUSPEND 132
91#define SCLK_CRYPTO0 133
92#define SCLK_CRYPTO1 134
93#define SCLK_CCI_TRACE 135
94#define SCLK_CS 136
95#define SCLK_CIF_OUT 137
96#define SCLK_PCIEPHY_REF 138
97#define SCLK_PCIE_CORE 139
98#define SCLK_M0_PERILP 140
99#define SCLK_M0_PERILP_DEC 141
100#define SCLK_CM0S 142
101#define SCLK_DBG_NOC 143
102#define SCLK_DBG_PD_CORE_B 144
103#define SCLK_DBG_PD_CORE_L 145
104#define SCLK_DFIMON0_TIMER 146
105#define SCLK_DFIMON1_TIMER 147
106#define SCLK_INTMEM0 148
107#define SCLK_INTMEM1 149
108#define SCLK_INTMEM2 150
109#define SCLK_INTMEM3 151
110#define SCLK_INTMEM4 152
111#define SCLK_INTMEM5 153
112#define SCLK_SDMMC_DRV 154
113#define SCLK_SDMMC_SAMPLE 155
114#define SCLK_SDIO_DRV 156
115#define SCLK_SDIO_SAMPLE 157
116#define SCLK_VDU_CORE 158
117#define SCLK_VDU_CA 159
118#define SCLK_PCIE_PM 160
119#define SCLK_SPDIF_REC_DPTX 161
120#define SCLK_DPHY_PLL 162
121#define SCLK_DPHY_TX0_CFG 163
122#define SCLK_DPHY_TX1RX1_CFG 164
123#define SCLK_DPHY_RX0_CFG 165
124#define SCLK_RMII_SRC 166
125#define SCLK_PCIEPHY_REF100M 167
126#define SCLK_USBPHY0_480M_SRC 168
127#define SCLK_USBPHY1_480M_SRC 169
128#define SCLK_DDRC 170
129#define SCLK_TESTCLKOUT2 171
130#define SCLK_UART0_SRC 172
131#define SCLK_UART_SRC 173
132#define SCLK_I2S0_DIV 174
133#define SCLK_I2S1_DIV 175
134#define SCLK_I2S2_DIV 176
135#define SCLK_SPDIF_DIV 177
136#define SCLK_TESTCLKOUT1 179
137#define SCLK_CIF_OUT_SRC 178
138
139#define DCLK_VOP0 180
140#define DCLK_VOP1 181
141#define DCLK_VOP0_DIV 182
142#define DCLK_VOP1_DIV 183
143#define DCLK_M0_PERILP 184
144#define DCLK_VOP0_FRAC 185
145#define DCLK_VOP1_FRAC 186
146
147#define FCLK_CM0S 190
148
149/* aclk gates */
150#define ACLK_PERIHP 192
151#define ACLK_PERIHP_NOC 193
152#define ACLK_PERILP0 194
153#define ACLK_PERILP0_NOC 195
154#define ACLK_PERF_PCIE 196
155#define ACLK_PCIE 197
156#define ACLK_INTMEM 198
157#define ACLK_TZMA 199
158#define ACLK_DCF 200
159#define ACLK_CCI 201
160#define ACLK_CCI_NOC0 202
161#define ACLK_CCI_NOC1 203
162#define ACLK_CCI_GRF 204
163#define ACLK_CENTER 205
164#define ACLK_CENTER_MAIN_NOC 206
165#define ACLK_CENTER_PERI_NOC 207
166#define ACLK_GPU 208
167#define ACLK_PERF_GPU 209
168#define ACLK_GPU_GRF 210
169#define ACLK_DMAC0_PERILP 211
170#define ACLK_DMAC1_PERILP 212
171#define ACLK_GMAC 213
172#define ACLK_GMAC_NOC 214
173#define ACLK_PERF_GMAC 215
174#define ACLK_VOP0_NOC 216
175#define ACLK_VOP0 217
176#define ACLK_VOP1_NOC 218
177#define ACLK_VOP1 219
178#define ACLK_RGA 220
179#define ACLK_RGA_NOC 221
180#define ACLK_HDCP 222
181#define ACLK_HDCP_NOC 223
182#define ACLK_HDCP22 224
183#define ACLK_IEP 225
184#define ACLK_IEP_NOC 226
185#define ACLK_VIO 227
186#define ACLK_VIO_NOC 228
187#define ACLK_ISP0 229
188#define ACLK_ISP1 230
189#define ACLK_ISP0_NOC 231
190#define ACLK_ISP1_NOC 232
191#define ACLK_ISP0_WRAPPER 233
192#define ACLK_ISP1_WRAPPER 234
193#define ACLK_VCODEC 235
194#define ACLK_VCODEC_NOC 236
195#define ACLK_VDU 237
196#define ACLK_VDU_NOC 238
197#define ACLK_PERI 239
198#define ACLK_EMMC 240
199#define ACLK_EMMC_CORE 241
200#define ACLK_EMMC_NOC 242
201#define ACLK_EMMC_GRF 243
202#define ACLK_USB3 244
203#define ACLK_USB3_NOC 245
204#define ACLK_USB3OTG0 246
205#define ACLK_USB3OTG1 247
206#define ACLK_USB3_RKSOC_AXI_PERF 248
207#define ACLK_USB3_GRF 249
208#define ACLK_GIC 250
209#define ACLK_GIC_NOC 251
210#define ACLK_GIC_ADB400_CORE_L_2_GIC 252
211#define ACLK_GIC_ADB400_CORE_B_2_GIC 253
212#define ACLK_GIC_ADB400_GIC_2_CORE_L 254
213#define ACLK_GIC_ADB400_GIC_2_CORE_B 255
214#define ACLK_CORE_ADB400_CORE_L_2_CCI500 256
215#define ACLK_CORE_ADB400_CORE_B_2_CCI500 257
216#define ACLK_ADB400M_PD_CORE_L 258
217#define ACLK_ADB400M_PD_CORE_B 259
218#define ACLK_PERF_CORE_L 260
219#define ACLK_PERF_CORE_B 261
220#define ACLK_GIC_PRE 262
221#define ACLK_VOP0_PRE 263
222#define ACLK_VOP1_PRE 264
223
224/* pclk gates */
225#define PCLK_PERIHP 320
226#define PCLK_PERIHP_NOC 321
227#define PCLK_PERILP0 322
228#define PCLK_PERILP1 323
229#define PCLK_PERILP1_NOC 324
230#define PCLK_PERILP_SGRF 325
231#define PCLK_PERIHP_GRF 326
232#define PCLK_PCIE 327
233#define PCLK_SGRF 328
234#define PCLK_INTR_ARB 329
235#define PCLK_CENTER_MAIN_NOC 330
236#define PCLK_CIC 331
237#define PCLK_COREDBG_B 332
238#define PCLK_COREDBG_L 333
239#define PCLK_DBG_CXCS_PD_CORE_B 334
240#define PCLK_DCF 335
241#define PCLK_GPIO2 336
242#define PCLK_GPIO3 337
243#define PCLK_GPIO4 338
244#define PCLK_GRF 339
245#define PCLK_HSICPHY 340
246#define PCLK_I2C1 341
247#define PCLK_I2C2 342
248#define PCLK_I2C3 343
249#define PCLK_I2C5 344
250#define PCLK_I2C6 345
251#define PCLK_I2C7 346
252#define PCLK_SPI0 347
253#define PCLK_SPI1 348
254#define PCLK_SPI2 349
255#define PCLK_SPI4 350
256#define PCLK_SPI5 351
257#define PCLK_UART0 352
258#define PCLK_UART1 353
259#define PCLK_UART2 354
260#define PCLK_UART3 355
261#define PCLK_TSADC 356
262#define PCLK_SARADC 357
263#define PCLK_GMAC 358
264#define PCLK_GMAC_NOC 359
265#define PCLK_TIMER0 360
266#define PCLK_TIMER1 361
267#define PCLK_EDP 362
268#define PCLK_EDP_NOC 363
269#define PCLK_EDP_CTRL 364
270#define PCLK_VIO 365
271#define PCLK_VIO_NOC 366
272#define PCLK_VIO_GRF 367
273#define PCLK_MIPI_DSI0 368
274#define PCLK_MIPI_DSI1 369
275#define PCLK_HDCP 370
276#define PCLK_HDCP_NOC 371
277#define PCLK_HDMI_CTRL 372
278#define PCLK_DP_CTRL 373
279#define PCLK_HDCP22 374
280#define PCLK_GASKET 375
281#define PCLK_DDR 376
282#define PCLK_DDR_MON 377
283#define PCLK_DDR_SGRF 378
284#define PCLK_ISP1_WRAPPER 379
285#define PCLK_WDT 380
286#define PCLK_EFUSE1024NS 381
287#define PCLK_EFUSE1024S 382
288#define PCLK_PMU_INTR_ARB 383
289#define PCLK_MAILBOX0 384
290#define PCLK_USBPHY_MUX_G 385
291#define PCLK_UPHY0_TCPHY_G 386
292#define PCLK_UPHY0_TCPD_G 387
293#define PCLK_UPHY1_TCPHY_G 388
294#define PCLK_UPHY1_TCPD_G 389
295#define PCLK_ALIVE 390
296
297/* hclk gates */
298#define HCLK_PERIHP 448
299#define HCLK_PERILP0 449
300#define HCLK_PERILP1 450
301#define HCLK_PERILP0_NOC 451
302#define HCLK_PERILP1_NOC 452
303#define HCLK_M0_PERILP 453
304#define HCLK_M0_PERILP_NOC 454
305#define HCLK_AHB1TOM 455
306#define HCLK_HOST0 456
307#define HCLK_HOST0_ARB 457
308#define HCLK_HOST1 458
309#define HCLK_HOST1_ARB 459
310#define HCLK_HSIC 460
311#define HCLK_SD 461
312#define HCLK_SDMMC 462
313#define HCLK_SDMMC_NOC 463
314#define HCLK_M_CRYPTO0 464
315#define HCLK_M_CRYPTO1 465
316#define HCLK_S_CRYPTO0 466
317#define HCLK_S_CRYPTO1 467
318#define HCLK_I2S0_8CH 468
319#define HCLK_I2S1_8CH 469
320#define HCLK_I2S2_8CH 470
321#define HCLK_SPDIF 471
322#define HCLK_VOP0_NOC 472
323#define HCLK_VOP0 473
324#define HCLK_VOP1_NOC 474
325#define HCLK_VOP1 475
326#define HCLK_ROM 476
327#define HCLK_IEP 477
328#define HCLK_IEP_NOC 478
329#define HCLK_ISP0 479
330#define HCLK_ISP1 480
331#define HCLK_ISP0_NOC 481
332#define HCLK_ISP1_NOC 482
333#define HCLK_ISP0_WRAPPER 483
334#define HCLK_ISP1_WRAPPER 484
335#define HCLK_RGA 485
336#define HCLK_RGA_NOC 486
337#define HCLK_HDCP 487
338#define HCLK_HDCP_NOC 488
339#define HCLK_HDCP22 489
340#define HCLK_VCODEC 490
341#define HCLK_VCODEC_NOC 491
342#define HCLK_VDU 492
343#define HCLK_VDU_NOC 493
344#define HCLK_SDIO 494
345#define HCLK_SDIO_NOC 495
346#define HCLK_SDIOAUDIO_NOC 496
347
348#define CLK_NR_CLKS (HCLK_SDIOAUDIO_NOC + 1)
349
350/* pmu-clocks indices */
351
352#define PLL_PPLL 1
353
354#define SCLK_32K_SUSPEND_PMU 2
355#define SCLK_SPI3_PMU 3
356#define SCLK_TIMER12_PMU 4
357#define SCLK_TIMER13_PMU 5
358#define SCLK_UART4_PMU 6
359#define SCLK_PVTM_PMU 7
360#define SCLK_WIFI_PMU 8
361#define SCLK_I2C0_PMU 9
362#define SCLK_I2C4_PMU 10
363#define SCLK_I2C8_PMU 11
364#define SCLK_UART4_SRC 12
365
366#define PCLK_SRC_PMU 19
367#define PCLK_PMU 20
368#define PCLK_PMUGRF_PMU 21
369#define PCLK_INTMEM1_PMU 22
370#define PCLK_GPIO0_PMU 23
371#define PCLK_GPIO1_PMU 24
372#define PCLK_SGRF_PMU 25
373#define PCLK_NOC_PMU 26
374#define PCLK_I2C0_PMU 27
375#define PCLK_I2C4_PMU 28
376#define PCLK_I2C8_PMU 29
377#define PCLK_RKPWM_PMU 30
378#define PCLK_SPI3_PMU 31
379#define PCLK_TIMER_PMU 32
380#define PCLK_MAILBOX_PMU 33
381#define PCLK_UART4_PMU 34
382#define PCLK_WDT_M0_PMU 35
383
384#define FCLK_CM0S_SRC_PMU 44
385#define FCLK_CM0S_PMU 45
386#define SCLK_CM0S_PMU 46
387#define HCLK_CM0S_PMU 47
388#define DCLK_CM0S_PMU 48
389#define PCLK_INTR_ARB_PMU 49
390#define HCLK_NOC_PMU 50
391
392#define CLKPMU_NR_CLKS (HCLK_NOC_PMU + 1)
393
394/* soft-reset indices */
395
396/* cru_softrst_con0 */
397#define SRST_CORE_L0 0
398#define SRST_CORE_B0 1
399#define SRST_CORE_PO_L0 2
400#define SRST_CORE_PO_B0 3
401#define SRST_L2_L 4
402#define SRST_L2_B 5
403#define SRST_ADB_L 6
404#define SRST_ADB_B 7
405#define SRST_A_CCI 8
406#define SRST_A_CCIM0_NOC 9
407#define SRST_A_CCIM1_NOC 10
408#define SRST_DBG_NOC 11
409
410/* cru_softrst_con1 */
411#define SRST_CORE_L0_T 16
412#define SRST_CORE_L1 17
413#define SRST_CORE_L2 18
414#define SRST_CORE_L3 19
415#define SRST_CORE_PO_L0_T 20
416#define SRST_CORE_PO_L1 21
417#define SRST_CORE_PO_L2 22
418#define SRST_CORE_PO_L3 23
419#define SRST_A_ADB400_GIC2COREL 24
420#define SRST_A_ADB400_COREL2GIC 25
421#define SRST_P_DBG_L 26
422#define SRST_L2_L_T 28
423#define SRST_ADB_L_T 29
424#define SRST_A_RKPERF_L 30
425#define SRST_PVTM_CORE_L 31
426
427/* cru_softrst_con2 */
428#define SRST_CORE_B0_T 32
429#define SRST_CORE_B1 33
430#define SRST_CORE_PO_B0_T 36
431#define SRST_CORE_PO_B1 37
432#define SRST_A_ADB400_GIC2COREB 40
433#define SRST_A_ADB400_COREB2GIC 41
434#define SRST_P_DBG_B 42
435#define SRST_L2_B_T 44
436#define SRST_ADB_B_T 45
437#define SRST_A_RKPERF_B 46
438#define SRST_PVTM_CORE_B 47
439
440/* cru_softrst_con3 */
441#define SRST_A_CCI_T 50
442#define SRST_A_CCIM0_NOC_T 51
443#define SRST_A_CCIM1_NOC_T 52
444#define SRST_A_ADB400M_PD_CORE_B_T 53
445#define SRST_A_ADB400M_PD_CORE_L_T 54
446#define SRST_DBG_NOC_T 55
447#define SRST_DBG_CXCS 56
448#define SRST_CCI_TRACE 57
449#define SRST_P_CCI_GRF 58
450
451/* cru_softrst_con4 */
452#define SRST_A_CENTER_MAIN_NOC 64
453#define SRST_A_CENTER_PERI_NOC 65
454#define SRST_P_CENTER_MAIN 66
455#define SRST_P_DDRMON 67
456#define SRST_P_CIC 68
457#define SRST_P_CENTER_SGRF 69
458#define SRST_DDR0_MSCH 70
459#define SRST_DDRCFG0_MSCH 71
460#define SRST_DDR0 72
461#define SRST_DDRPHY0 73
462#define SRST_DDR1_MSCH 74
463#define SRST_DDRCFG1_MSCH 75
464#define SRST_DDR1 76
465#define SRST_DDRPHY1 77
466#define SRST_DDR_CIC 78
467#define SRST_PVTM_DDR 79
468
469/* cru_softrst_con5 */
470#define SRST_A_VCODEC_NOC 80
471#define SRST_A_VCODEC 81
472#define SRST_H_VCODEC_NOC 82
473#define SRST_H_VCODEC 83
474#define SRST_A_VDU_NOC 88
475#define SRST_A_VDU 89
476#define SRST_H_VDU_NOC 90
477#define SRST_H_VDU 91
478#define SRST_VDU_CORE 92
479#define SRST_VDU_CA 93
480
481/* cru_softrst_con6 */
482#define SRST_A_IEP_NOC 96
483#define SRST_A_VOP_IEP 97
484#define SRST_A_IEP 98
485#define SRST_H_IEP_NOC 99
486#define SRST_H_IEP 100
487#define SRST_A_RGA_NOC 102
488#define SRST_A_RGA 103
489#define SRST_H_RGA_NOC 104
490#define SRST_H_RGA 105
491#define SRST_RGA_CORE 106
492#define SRST_EMMC_NOC 108
493#define SRST_EMMC 109
494#define SRST_EMMC_GRF 110
495
496/* cru_softrst_con7 */
497#define SRST_A_PERIHP_NOC 112
498#define SRST_P_PERIHP_GRF 113
499#define SRST_H_PERIHP_NOC 114
500#define SRST_USBHOST0 115
501#define SRST_HOSTC0_AUX 116
502#define SRST_HOST0_ARB 117
503#define SRST_USBHOST1 118
504#define SRST_HOSTC1_AUX 119
505#define SRST_HOST1_ARB 120
506#define SRST_SDIO0 121
507#define SRST_SDMMC 122
508#define SRST_HSIC 123
509#define SRST_HSIC_AUX 124
510#define SRST_AHB1TOM 125
511#define SRST_P_PERIHP_NOC 126
512#define SRST_HSICPHY 127
513
514/* cru_softrst_con8 */
515#define SRST_A_PCIE 128
516#define SRST_P_PCIE 129
517#define SRST_PCIE_CORE 130
518#define SRST_PCIE_MGMT 131
519#define SRST_PCIE_MGMT_STICKY 132
520#define SRST_PCIE_PIPE 133
521#define SRST_PCIE_PM 134
522#define SRST_PCIEPHY 135
523#define SRST_A_GMAC_NOC 136
524#define SRST_A_GMAC 137
525#define SRST_P_GMAC_NOC 138
526#define SRST_P_GMAC_GRF 140
527#define SRST_HSICPHY_POR 142
528#define SRST_HSICPHY_UTMI 143
529
530/* cru_softrst_con9 */
531#define SRST_USB2PHY0_POR 144
532#define SRST_USB2PHY0_UTMI_PORT0 145
533#define SRST_USB2PHY0_UTMI_PORT1 146
534#define SRST_USB2PHY0_EHCIPHY 147
535#define SRST_UPHY0_PIPE_L00 148
536#define SRST_UPHY0 149
537#define SRST_UPHY0_TCPDPWRUP 150
538#define SRST_USB2PHY1_POR 152
539#define SRST_USB2PHY1_UTMI_PORT0 153
540#define SRST_USB2PHY1_UTMI_PORT1 154
541#define SRST_USB2PHY1_EHCIPHY 155
542#define SRST_UPHY1_PIPE_L00 156
543#define SRST_UPHY1 157
544#define SRST_UPHY1_TCPDPWRUP 158
545
546/* cru_softrst_con10 */
547#define SRST_A_PERILP0_NOC 160
548#define SRST_A_DCF 161
549#define SRST_GIC500 162
550#define SRST_DMAC0_PERILP0 163
551#define SRST_DMAC1_PERILP0 164
552#define SRST_TZMA 165
553#define SRST_INTMEM 166
554#define SRST_ADB400_MST0 167
555#define SRST_ADB400_MST1 168
556#define SRST_ADB400_SLV0 169
557#define SRST_ADB400_SLV1 170
558#define SRST_H_PERILP0 171
559#define SRST_H_PERILP0_NOC 172
560#define SRST_ROM 173
561#define SRST_CRYPTO_S 174
562#define SRST_CRYPTO_M 175
563
564/* cru_softrst_con11 */
565#define SRST_P_DCF 176
566#define SRST_CM0S_NOC 177
567#define SRST_CM0S 178
568#define SRST_CM0S_DBG 179
569#define SRST_CM0S_PO 180
570#define SRST_CRYPTO 181
571#define SRST_P_PERILP1_SGRF 182
572#define SRST_P_PERILP1_GRF 183
573#define SRST_CRYPTO1_S 184
574#define SRST_CRYPTO1_M 185
575#define SRST_CRYPTO1 186
576#define SRST_GIC_NOC 188
577#define SRST_SD_NOC 189
578#define SRST_SDIOAUDIO_BRG 190
579
580/* cru_softrst_con12 */
581#define SRST_H_PERILP1 192
582#define SRST_H_PERILP1_NOC 193
583#define SRST_H_I2S0_8CH 194
584#define SRST_H_I2S1_8CH 195
585#define SRST_H_I2S2_8CH 196
586#define SRST_H_SPDIF_8CH 197
587#define SRST_P_PERILP1_NOC 198
588#define SRST_P_EFUSE_1024 199
589#define SRST_P_EFUSE_1024S 200
590#define SRST_P_I2C0 201
591#define SRST_P_I2C1 202
592#define SRST_P_I2C2 203
593#define SRST_P_I2C3 204
594#define SRST_P_I2C4 205
595#define SRST_P_I2C5 206
596#define SRST_P_MAILBOX0 207
597
598/* cru_softrst_con13 */
599#define SRST_P_UART0 208
600#define SRST_P_UART1 209
601#define SRST_P_UART2 210
602#define SRST_P_UART3 211
603#define SRST_P_SARADC 212
604#define SRST_P_TSADC 213
605#define SRST_P_SPI0 214
606#define SRST_P_SPI1 215
607#define SRST_P_SPI2 216
608#define SRST_P_SPI3 217
609#define SRST_P_SPI4 218
610#define SRST_SPI0 219
611#define SRST_SPI1 220
612#define SRST_SPI2 221
613#define SRST_SPI3 222
614#define SRST_SPI4 223
615
616/* cru_softrst_con14 */
617#define SRST_I2S0_8CH 224
618#define SRST_I2S1_8CH 225
619#define SRST_I2S2_8CH 226
620#define SRST_SPDIF_8CH 227
621#define SRST_UART0 228
622#define SRST_UART1 229
623#define SRST_UART2 230
624#define SRST_UART3 231
625#define SRST_TSADC 232
626#define SRST_I2C0 233
627#define SRST_I2C1 234
628#define SRST_I2C2 235
629#define SRST_I2C3 236
630#define SRST_I2C4 237
631#define SRST_I2C5 238
632#define SRST_SDIOAUDIO_NOC 239
633
634/* cru_softrst_con15 */
635#define SRST_A_VIO_NOC 240
636#define SRST_A_HDCP_NOC 241
637#define SRST_A_HDCP 242
638#define SRST_H_HDCP_NOC 243
639#define SRST_H_HDCP 244
640#define SRST_P_HDCP_NOC 245
641#define SRST_P_HDCP 246
642#define SRST_P_HDMI_CTRL 247
643#define SRST_P_DP_CTRL 248
644#define SRST_S_DP_CTRL 249
645#define SRST_C_DP_CTRL 250
646#define SRST_P_MIPI_DSI0 251
647#define SRST_P_MIPI_DSI1 252
648#define SRST_DP_CORE 253
649#define SRST_DP_I2S 254
650
651/* cru_softrst_con16 */
652#define SRST_GASKET 256
653#define SRST_VIO_GRF 258
654#define SRST_DPTX_SPDIF_REC 259
655#define SRST_HDMI_CTRL 260
656#define SRST_HDCP_CTRL 261
657#define SRST_A_ISP0_NOC 262
658#define SRST_A_ISP1_NOC 263
659#define SRST_H_ISP0_NOC 266
660#define SRST_H_ISP1_NOC 267
661#define SRST_H_ISP0 268
662#define SRST_H_ISP1 269
663#define SRST_ISP0 270
664#define SRST_ISP1 271
665
666/* cru_softrst_con17 */
667#define SRST_A_VOP0_NOC 272
668#define SRST_A_VOP1_NOC 273
669#define SRST_A_VOP0 274
670#define SRST_A_VOP1 275
671#define SRST_H_VOP0_NOC 276
672#define SRST_H_VOP1_NOC 277
673#define SRST_H_VOP0 278
674#define SRST_H_VOP1 279
675#define SRST_D_VOP0 280
676#define SRST_D_VOP1 281
677#define SRST_VOP0_PWM 282
678#define SRST_VOP1_PWM 283
679#define SRST_P_EDP_NOC 284
680#define SRST_P_EDP_CTRL 285
681
682/* cru_softrst_con18 */
683#define SRST_A_GPU 288
684#define SRST_A_GPU_NOC 289
685#define SRST_A_GPU_GRF 290
686#define SRST_PVTM_GPU 291
687#define SRST_A_USB3_NOC 292
688#define SRST_A_USB3_OTG0 293
689#define SRST_A_USB3_OTG1 294
690#define SRST_A_USB3_GRF 295
691#define SRST_PMU 296
692
693/* cru_softrst_con19 */
694#define SRST_P_TIMER0_5 304
695#define SRST_TIMER0 305
696#define SRST_TIMER1 306
697#define SRST_TIMER2 307
698#define SRST_TIMER3 308
699#define SRST_TIMER4 309
700#define SRST_TIMER5 310
701#define SRST_P_TIMER6_11 311
702#define SRST_TIMER6 312
703#define SRST_TIMER7 313
704#define SRST_TIMER8 314
705#define SRST_TIMER9 315
706#define SRST_TIMER10 316
707#define SRST_TIMER11 317
708#define SRST_P_INTR_ARB_PMU 318
709#define SRST_P_ALIVE_SGRF 319
710
711/* cru_softrst_con20 */
712#define SRST_P_GPIO2 320
713#define SRST_P_GPIO3 321
714#define SRST_P_GPIO4 322
715#define SRST_P_GRF 323
716#define SRST_P_ALIVE_NOC 324
717#define SRST_P_WDT0 325
718#define SRST_P_WDT1 326
719#define SRST_P_INTR_ARB 327
720#define SRST_P_UPHY0_DPTX 328
721#define SRST_P_UPHY0_APB 330
722#define SRST_P_UPHY0_TCPHY 332
723#define SRST_P_UPHY1_TCPHY 333
724#define SRST_P_UPHY0_TCPDCTRL 334
725#define SRST_P_UPHY1_TCPDCTRL 335
726
727/* pmu soft-reset indices */
728
729/* pmu_cru_softrst_con0 */
730#define SRST_P_NOC 0
731#define SRST_P_INTMEM 1
732#define SRST_H_CM0S 2
733#define SRST_H_CM0S_NOC 3
734#define SRST_DBG_CM0S 4
735#define SRST_PO_CM0S 5
736#define SRST_P_SPI6 6
737#define SRST_SPI6 7
738#define SRST_P_TIMER_0_1 8
739#define SRST_P_TIMER_0 9
740#define SRST_P_TIMER_1 10
741#define SRST_P_UART4 11
742#define SRST_UART4 12
743#define SRST_P_WDT 13
744
745/* pmu_cru_softrst_con1 */
746#define SRST_P_I2C6 16
747#define SRST_P_I2C7 17
748#define SRST_P_I2C8 18
749#define SRST_P_MAILBOX 19
750#define SRST_P_RKPWM 20
751#define SRST_P_PMUGRF 21
752#define SRST_P_SGRF 22
753#define SRST_P_GPIO0 23
754#define SRST_P_GPIO1 24
755#define SRST_P_CRU 25
756#define SRST_P_INTR 26
757#define SRST_PVTM 27
758#define SRST_I2C6 28
759#define SRST_I2C7 29
760#define SRST_I2C8 30
761
762#endif
763