Home
last modified time | relevance | path

Searched refs:uqrshrn (Results 1 - 16 of 16) sorted by relevance

/third_party/ffmpeg/libavcodec/aarch64/
H A Dh264dsp_neon.S494 uqrshrn v24.8b, v20.8h, #2
495 uqrshrn v25.8b, v22.8h, #2
/third_party/vixl/test/aarch64/
H A Dtest-trace-aarch64.cc2334 __ uqrshrn(b11, h26, 4); in GenerateTestSequenceNEON()
2335 __ uqrshrn(h7, s30, 5); in GenerateTestSequenceNEON()
2336 __ uqrshrn(s10, d8, 21); in GenerateTestSequenceNEON()
2337 __ uqrshrn(v15.V2S(), v6.V2D(), 11); in GenerateTestSequenceNEON()
2338 __ uqrshrn(v5.V4H(), v26.V4S(), 12); in GenerateTestSequenceNEON()
2339 __ uqrshrn(v28.V8B(), v25.V8H(), 5); in GenerateTestSequenceNEON()
H A Dtest-cpu-features-aarch64.cc2597 TEST_NEON(uqrshrn_0, uqrshrn(v0.V8B(), v1.V8H(), 5))
2598 TEST_NEON(uqrshrn_1, uqrshrn(v0.V4H(), v1.V4S(), 4))
2599 TEST_NEON(uqrshrn_2, uqrshrn(v0.V2S(), v1.V2D(), 23))
2603 TEST_NEON(uqrshrn_3, uqrshrn(b0, h1, 4))
2604 TEST_NEON(uqrshrn_4, uqrshrn(h0, s1, 4))
2605 TEST_NEON(uqrshrn_5, uqrshrn(s0, d1, 7))
H A Dtest-simulator-aarch64.cc4799 DEFINE_TEST_NEON_2OPIMM_NARROW(uqrshrn, Basic, TypeWidth)
4831 DEFINE_TEST_NEON_2OPIMM_SCALAR_NARROW(uqrshrn, Basic, TypeWidth)
/third_party/node/deps/v8/src/codegen/arm64/
H A Dassembler-arm64.h1390 void uqrshrn(const VRegister& vd, const VRegister& vn, int shift);
H A Dmacro-assembler-arm64.h1240 V(uqrshrn, Uqrshrn) \
H A Dassembler-arm64.cc1809 void Assembler::uqrshrn(const VRegister& vd, const VRegister& vn, int shift) { in uqrshrn() function in v8::internal::Assembler
/third_party/node/deps/v8/src/execution/arm64/
H A Dsimulator-arm64.h1969 LogicVRegister uqrshrn(VectorFormat vform, LogicVRegister dst,
H A Dsimulator-arm64.cc5783 uqrshrn(vf, rd, rn, right_shift);
5937 uqrshrn(vf, rd, rn, right_shift);
H A Dsimulator-logic-arm64.cc2239 LogicVRegister Simulator::uqrshrn(VectorFormat vform, LogicVRegister dst, in uqrshrn() function in v8::internal::Simulator
/third_party/vixl/src/aarch64/
H A Dsimulator-aarch64.cc2711 uqrshrn(vform, result, zn, right_shift_dist); in Simulator()
9366 uqrshrn(vf, rd, rn, right_shift); in Simulator()
9524 uqrshrn(vf, rd, rn, right_shift); in Simulator()
H A Dsimulator-aarch64.h4292 LogicVRegister uqrshrn(VectorFormat vform,
H A Dassembler-aarch64.h3261 void uqrshrn(const VRegister& vd, const VRegister& vn, int shift);
H A Dassembler-aarch64.cc5787 void Assembler::uqrshrn(const VRegister& vd, const VRegister& vn, int shift) {
H A Dlogic-aarch64.cc3368 LogicVRegister Simulator::uqrshrn(VectorFormat vform,
H A Dmacro-assembler-aarch64.h3181 V(uqrshrn, Uqrshrn) \

Completed in 108 milliseconds