Home
last modified time | relevance | path

Searched refs:Ror (Results 1 - 24 of 24) sorted by relevance

/third_party/node/deps/v8/src/wasm/
H A Dwasm-opcodes-inl.h114 CASE_INT_OP(Ror, "ror") in OpcodeName()
/third_party/vixl/test/aarch32/
H A Dtest-disasm-a32.cc3550 COMPARE_T32(Ror(eq, r7, r7, r3), in TEST()
3554 COMPARE_T32(Ror(eq, r8, r8, r3), in TEST()
3558 COMPARE_T32(Ror(eq, r0, r1, 16), in TEST()
4177 CHECK_T32_16(Ror(DontCare, r0, r0, r1), "rors r0, r1\n"); in TEST()
4179 CHECK_T32_16_IT_BLOCK(Ror(DontCare, eq, r0, r0, r1), in TEST()
H A Dtest-simulator-cond-rd-rn-operand-rm-a32.cc148 M(Ror) \
H A Dtest-simulator-cond-rd-rn-operand-rm-t32.cc148 M(Ror) \
H A Dtest-assembler-aarch32.cc786 __ Ror(r6, r1, 20); in TEST()
816 __ Ror(r6, r1, r9); in TEST()
/third_party/node/deps/v8/src/codegen/arm64/
H A Dmacro-assembler-arm64-inl.h883 void TurboAssembler::Ror(const Register& rd, const Register& rs, in Ror() function in v8::internal::TurboAssembler
890 void TurboAssembler::Ror(const Register& rd, const Register& rn, in Ror() function in v8::internal::TurboAssembler
H A Dmacro-assembler-arm64.h1062 inline void Ror(const Register& rd, const Register& rs, unsigned shift);
1063 inline void Ror(const Register& rd, const Register& rn, const Register& rm);
/third_party/skia/third_party/externals/swiftshader/third_party/subzero/src/DartARM32/
H A Dassembler_arm.h1010 void Ror(Register rd, Register rm, const Operand &shift_imm,
1012 void Ror(Register rd, Register rm, Register rs, Condition cond = AL);
H A Dassembler_arm.cc2505 void Assembler::Ror(Register rd, Register rm, const Operand &shift_imm,
2512 void Assembler::Ror(Register rd, Register rm, Register rs, Condition cond) {
/third_party/vixl/test/aarch64/
H A Dtest-assembler-aarch64.cc6737 __ Ror(x16, x0, x1);
6738 __ Ror(x17, x0, x2);
6739 __ Ror(x18, x0, x3);
6740 __ Ror(x19, x0, x4);
6741 __ Ror(x20, x0, x5);
6742 __ Ror(x21, x0, x6);
6744 __ Ror(w22, w0, w1);
6745 __ Ror(w23, w0, w2);
6746 __ Ror(w24, w0, w3);
6747 __ Ror(w2
[all...]
H A Dtest-assembler-neon-aarch64.cc10992 __ Ror(x0, x0, 8); in TEST()
10994 __ Ror(x0, x0, 8); in TEST()
10996 __ Ror(x0, x0, 8); in TEST()
11138 __ Ror(x0, x0, 8); in TEST()
11140 __ Ror(x0, x0, 8); in TEST()
11142 __ Ror(x0, x0, 8); in TEST()
11475 __ Ror(x0, x0, 8); in TEST()
11477 __ Ror(x0, x0, 8); in TEST()
11479 __ Ror(x0, x0, 8); in TEST()
11840 __ Ror(x in TEST()
[all...]
/third_party/node/deps/v8/src/compiler/
H A Dmachine-operator.h1053 V(Word, Ror) \
/third_party/node/deps/v8/src/codegen/mips/
H A Dmacro-assembler-mips.cc879 void TurboAssembler::Ror(Register rd, Register rs, const Operand& rt) { in CallRecordWriteStub() function in v8::internal::TurboAssembler
1729 Ror(dest, dest, pos); in CallRecordWriteStub()
1735 Ror(dest, dest, scratch); in CallRecordWriteStub()
2596 Ror(rd, rs, 16); in CallRecordWriteStub()
H A Dmacro-assembler-mips.h464 DEFINE_INSTRUCTION(Ror)
/third_party/node/deps/v8/src/codegen/mips64/
H A Dmacro-assembler-mips64.h478 DEFINE_INSTRUCTION(Ror)
H A Dmacro-assembler-mips64.cc1012 void TurboAssembler::Ror(Register rd, Register rs, const Operand& rt) { in CallRecordWriteStub() function in v8::internal::TurboAssembler
/third_party/node/deps/v8/src/codegen/riscv64/
H A Dmacro-assembler-riscv64.h474 DEFINE_INSTRUCTION(Ror)
H A Dmacro-assembler-riscv64.cc961 void TurboAssembler::Ror(Register rd, Register rs, const Operand& rt) { in Ror() function in v8::internal::TurboAssembler
/third_party/vixl/src/aarch32/
H A Dmacro-assembler-aarch32.h3678 void Ror(Condition cond, Register rd, Register rm, const Operand& operand) { in MacroAssembler() function in vixl::aarch32::MacroAssembler
3696 void Ror(Register rd, Register rm, const Operand& operand) { in MacroAssembler() function in vixl::aarch32::MacroAssembler
3697 Ror(al, rd, rm, operand); in MacroAssembler()
3699 void Ror(FlagsUpdate flags, in MacroAssembler() function in vixl::aarch32::MacroAssembler
3706 Ror(cond, rd, rm, operand); in MacroAssembler()
3718 Ror(cond, rd, rm, operand); in MacroAssembler()
3723 void Ror(FlagsUpdate flags, in MacroAssembler() function in vixl::aarch32::MacroAssembler
3727 Ror(flags, al, rd, rm, operand); in MacroAssembler()
/third_party/node/deps/v8/src/compiler/backend/arm64/
H A Dcode-generator-arm64.cc1437 ASSEMBLE_SHIFT(Ror, 64); in AssembleArchInstruction()
1440 ASSEMBLE_SHIFT(Ror, 32); in AssembleArchInstruction()
/third_party/vixl/src/aarch64/
H A Dmacro-assembler-aarch64.h2386 void Ror(const Register& rd, const Register& rs, unsigned shift) { in Ror() function in vixl::aarch64::MacroAssembler
2393 void Ror(const Register& rd, const Register& rn, const Register& rm) { in Ror() function in vixl::aarch64::MacroAssembler
/third_party/node/deps/v8/src/compiler/backend/mips64/
H A Dcode-generator-mips64.cc1186 __ Ror(i.OutputRegister(), i.InputRegister(0), i.InputOperand(1)); in AssembleArchInstruction()
/third_party/node/deps/v8/src/compiler/backend/mips/
H A Dcode-generator-mips.cc1133 __ Ror(i.OutputRegister(), i.InputRegister(0), i.InputOperand(1)); in AssembleArchInstruction()
/third_party/node/deps/v8/src/compiler/backend/riscv64/
H A Dcode-generator-riscv64.cc1175 __ Ror(i.OutputRegister(), i.InputRegister(0), i.InputOperand(1)); in AssembleArchInstruction()

Completed in 129 milliseconds