Home
last modified time | relevance | path

Searched refs:CLK_TOP_DXCC (Results 1 - 18 of 18) sorted by relevance

/kernel/linux/linux-5.10/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmt6765-clk.h102 #define CLK_TOP_DXCC 67 macro
H A Dmt6779-clk.h39 #define CLK_TOP_DXCC 29 macro
/kernel/linux/linux-5.10/include/dt-bindings/clock/
H A Dmt6765-clk.h102 #define CLK_TOP_DXCC 67 macro
H A Dmt6779-clk.h39 #define CLK_TOP_DXCC 29 macro
/kernel/linux/linux-6.6/include/dt-bindings/clock/
H A Dmt6765-clk.h102 #define CLK_TOP_DXCC 67 macro
H A Dmt8186-clk.h42 #define CLK_TOP_DXCC 23 macro
H A Dmt6779-clk.h39 #define CLK_TOP_DXCC 29 macro
H A Dmt8195-clk.h70 #define CLK_TOP_DXCC 58 macro
/kernel/linux/linux-6.6/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmt6765-clk.h102 #define CLK_TOP_DXCC 67 macro
H A Dmt6779-clk.h39 #define CLK_TOP_DXCC 29 macro
H A Dmt8186-clk.h42 #define CLK_TOP_DXCC 23 macro
H A Dmt8195-clk.h70 #define CLK_TOP_DXCC 58 macro
/kernel/linux/linux-6.6/drivers/clk/mediatek/
H A Dclk-mt8186-topckgen.c563 MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC, "top_dxcc",
H A Dclk-mt6765.c150 FACTOR(CLK_TOP_DXCC, "dxcc_ck", "dxcc_sel", 1, 1),
H A Dclk-mt6779.c741 MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC, "dxcc_sel", dxcc_parents,
H A Dclk-mt8195-topckgen.c1003 MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC, "top_dxcc",
/kernel/linux/linux-5.10/drivers/clk/mediatek/
H A Dclk-mt6779.c741 MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC, "dxcc_sel", dxcc_parents,
H A Dclk-mt6765.c149 FACTOR(CLK_TOP_DXCC, "dxcc_ck", "dxcc_sel", 1, 1),

Completed in 25 milliseconds