Searched refs:CLK_TOP_DPILVDS_SEL (Results 1 - 18 of 18) sorted by relevance
/kernel/linux/linux-5.10/scripts/dtc/include-prefixes/dt-bindings/clock/ |
H A D | mt8135-clk.h | 95 #define CLK_TOP_DPILVDS_SEL 84 macro
|
H A D | mt8173-clk.h | 126 #define CLK_TOP_DPILVDS_SEL 116 macro
|
H A D | mt2712-clk.h | 164 #define CLK_TOP_DPILVDS_SEL 133 macro
|
/kernel/linux/linux-5.10/include/dt-bindings/clock/ |
H A D | mt8135-clk.h | 95 #define CLK_TOP_DPILVDS_SEL 84 macro
|
H A D | mt8173-clk.h | 126 #define CLK_TOP_DPILVDS_SEL 116 macro
|
H A D | mt2712-clk.h | 164 #define CLK_TOP_DPILVDS_SEL 133 macro
|
/kernel/linux/linux-6.6/include/dt-bindings/clock/ |
H A D | mt8135-clk.h | 95 #define CLK_TOP_DPILVDS_SEL 84 macro
|
H A D | mt8173-clk.h | 126 #define CLK_TOP_DPILVDS_SEL 116 macro
|
H A D | mt2712-clk.h | 164 #define CLK_TOP_DPILVDS_SEL 133 macro
|
/kernel/linux/linux-6.6/scripts/dtc/include-prefixes/dt-bindings/clock/ |
H A D | mt8135-clk.h | 95 #define CLK_TOP_DPILVDS_SEL 84 macro
|
H A D | mt8173-clk.h | 126 #define CLK_TOP_DPILVDS_SEL 116 macro
|
H A D | mt2712-clk.h | 164 #define CLK_TOP_DPILVDS_SEL 133 macro
|
/kernel/linux/linux-6.6/drivers/clk/mediatek/ |
H A D | clk-mt8173-topckgen.c | 595 MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents,
|
H A D | clk-mt8135.c | 385 MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x015c, 24, 3, 31),
|
H A D | clk-mt2712.c | 700 MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x0c0, 24, 3, 31),
|
/kernel/linux/linux-5.10/drivers/clk/mediatek/ |
H A D | clk-mt8135.c | 383 MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x015c, 24, 3, 31),
|
H A D | clk-mt8173.c | 588 MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x00c0, 24, 3, 31),
|
H A D | clk-mt2712.c | 814 MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel",
|
Completed in 29 milliseconds