Home
last modified time | relevance | path

Searched refs:usra (Results 1 - 19 of 19) sorted by relevance

/third_party/vixl/test/aarch64/
H A Dtest-trace-aarch64.cc2461 __ usra(d28, d27, 37); in GenerateTestSequenceNEON()
2462 __ usra(v5.V16B(), v22.V16B(), 5); in GenerateTestSequenceNEON()
2463 __ usra(v2.V2D(), v19.V2D(), 33); in GenerateTestSequenceNEON()
2464 __ usra(v0.V2S(), v0.V2S(), 21); in GenerateTestSequenceNEON()
2465 __ usra(v7.V4H(), v6.V4H(), 12); in GenerateTestSequenceNEON()
2466 __ usra(v4.V4S(), v17.V4S(), 9); in GenerateTestSequenceNEON()
2467 __ usra(v9.V8B(), v12.V8B(), 7); in GenerateTestSequenceNEON()
2468 __ usra(v3.V8H(), v27.V8H(), 14); in GenerateTestSequenceNEON()
H A Dtest-cpu-features-aarch64.cc2724 TEST_NEON(usra_0, usra(v0.V8B(), v1.V8B(), 6))
2725 TEST_NEON(usra_1, usra(v0.V16B(), v1.V16B(), 4))
2726 TEST_NEON(usra_2, usra(v0.V4H(), v1.V4H(), 9))
2727 TEST_NEON(usra_3, usra(v0.V8H(), v1.V8H(), 3))
2728 TEST_NEON(usra_4, usra(v0.V2S(), v1.V2S(), 12))
2729 TEST_NEON(usra_5, usra(v0.V4S(), v1.V4S(), 14))
2730 TEST_NEON(usra_6, usra(v0.V2D(), v1.V2D(), 27))
2731 TEST_NEON(usra_7, usra(d0, d1, 54))
H A Dtest-disasm-sve-aarch64.cc6420 COMPARE(usra(z0.VnB(), z8.VnB(), 1), "usra z0.b, z8.b, #1"); in TEST()
6421 COMPARE(usra(z0.VnB(), z8.VnB(), 2), "usra z0.b, z8.b, #2"); in TEST()
6422 COMPARE(usra(z0.VnB(), z8.VnB(), 5), "usra z0.b, z8.b, #5"); in TEST()
6423 COMPARE(usra(z0.VnB(), z8.VnB(), 8), "usra z0.b, z8.b, #8"); in TEST()
6424 COMPARE(usra(z0.VnH(), z8.VnH(), 1), "usra z in TEST()
[all...]
H A Dtest-simulator-aarch64.cc2470 // test for shift and accumulate instructions (srsra/ssra/usra/ursra). in Test2OpImmNEON_Helper()
4789 DEFINE_TEST_NEON_2OPIMM(usra, Basic, TypeWidth)
4821 DEFINE_TEST_NEON_2OPIMM_SCALAR_D(usra, Basic, TypeWidth)
H A Dtest-api-movprfx-aarch64.cc2397 __ usra(z0.VnB(), z8.VnB(), 1); in TEST()
3138 __ usra(z0.VnB(), z8.VnB(), 1); in TEST()
3572 __ usra(z0.VnB(), z0.VnB(), 1); in TEST()
/third_party/node/deps/v8/src/codegen/arm64/
H A Dassembler-arm64.h1363 void usra(const VRegister& vd, const VRegister& vn, int shift);
H A Dmacro-assembler-arm64.h1250 V(usra, Usra)
H A Dassembler-arm64.cc1724 void Assembler::usra(const VRegister& vd, const VRegister& vn, int shift) { in usra() function in v8::internal::Assembler
/third_party/vixl/src/aarch64/
H A Dmacro-assembler-sve-aarch64.cc2250 ShiftRightAccumulate(&Assembler::usra, zd, za, zn, shift); in Usra()
H A Dlogic-aarch64.cc1773 LogicVRegister Simulator::usra(VectorFormat vform,
3958 usra(vform, temp_hi, temp_lo, esize - 1);
3964 usra(vform, temp_hi, temp_lo, esize - 1);
H A Dassembler-aarch64.h3234 void usra(const VRegister& vd, const VRegister& vn, int shift);
6853 void usra(const ZRegister& zda, const ZRegister& zn, int shift);
H A Dsimulator-aarch64.cc3238 usra(vform, zd, zn, shift_dist); in Simulator()
9354 usra(vf, rd, rn, right_shift); in Simulator()
9457 usra(vf, rd, rn, right_shift); in Simulator()
H A Dsimulator-aarch64.h4200 LogicVRegister usra(VectorFormat vform,
H A Dassembler-aarch64.cc5668 void Assembler::usra(const VRegister& vd, const VRegister& vn, int shift) {
H A Dassembler-sve-aarch64.cc9635 void Assembler::usra(const ZRegister& zda, const ZRegister& zn, int shift) { in usra() function in vixl::aarch64::Assembler
H A Dmacro-assembler-aarch64.h3189 V(usra, Usra)
/third_party/node/deps/v8/src/execution/arm64/
H A Dsimulator-arm64.h1919 LogicVRegister usra(VectorFormat vform, LogicVRegister dst,
H A Dsimulator-arm64.cc5771 usra(vf, rd, rn, right_shift);
5870 usra(vf, rd, rn, right_shift);
H A Dsimulator-logic-arm64.cc1479 LogicVRegister Simulator::usra(VectorFormat vform, LogicVRegister dst, in usra() function in v8::internal::Simulator

Completed in 139 milliseconds