Home
last modified time | relevance | path

Searched refs:HasSVELane (Results 1 - 2 of 2) sorted by relevance

/third_party/vixl/test/aarch64/
H A Dtest-utils-aarch64.h214 inline bool HasSVELane(T reg, int lane) const { in HasSVELane() function in vixl::aarch64::RegisterDump
221 VIXL_ASSERT(HasSVELane(reg, lane)); in GetSVELane()
415 if (!core->HasSVELane(reg, lane)) {
H A Dtest-assembler-sve-aarch64.cc4524 if (!core.HasSVELane(zd_1, lane)) break;
6812 if (!core.HasSVELane(z26.VnB(), lane)) break;
6819 if (!core.HasSVELane(z27.VnH(), lane)) break;
6826 if (!core.HasSVELane(z28.VnS(), lane)) break;
6833 if (!core.HasSVELane(z29.VnD(), lane)) break;
12357 if (!core.HasSVELane(dn_result, lane)) break;
12367 if (!core.HasSVELane(dm_result, lane)) break;
12710 if (!core.HasSVELane(zd_asr, lane)) break;
12727 if (!core.HasSVELane(zd_lsr, lane)) break;
12735 if (!core.HasSVELane(zd_ls
[all...]

Completed in 12 milliseconds