/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dmub/src/ |
H A D | dmub_reg.h | 37 #define REG_OFFSET(reg_name) (BASE(mm##reg_name##_BASE_IDX) + mm##reg_name) 39 #define FD_SHIFT(reg_name, field) reg_name##__##field##__SHIFT 41 #define FD_MASK(reg_name, field) reg_name##__##field##_MASK 47 #define FN(reg_name, field) FD(reg_name##__##field) 58 #define REG_SET_N(reg_name, [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dmub/src/ |
H A D | dmub_reg.h | 37 #define REG_OFFSET(reg_name) (BASE(mm##reg_name##_BASE_IDX) + mm##reg_name) 39 #define FD_SHIFT(reg_name, field) reg_name##__##field##__SHIFT 41 #define FD_MASK(reg_name, field) reg_name##__##field##_MASK 47 #define FN(reg_name, field) FD(reg_name##__##field) 58 #define REG_SET_N(reg_name, [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/ |
H A D | dm_services.h | 96 #define get_reg_field_value(reg_value, reg_name, reg_field)\ 99 reg_name ## __ ## reg_field ## _MASK,\ 100 reg_name ## __ ## reg_field ## __SHIFT) 112 #define set_reg_field_value(reg_value, value, reg_name, reg_field)\ 116 reg_name ## __ ## reg_field ## _MASK,\ 117 reg_name ## __ ## reg_field ## __SHIFT) 157 #define generic_reg_update_soc15(ctx, inst_offset, reg_name, n, ...)\ 158 generic_reg_update_ex(ctx, DCE_BASE.instance[0].segment[mm##reg_name##_BASE_IDX] + mm##reg_name + inst_offset, \ 161 #define generic_reg_set_soc15(ctx, inst_offset, reg_name, [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/inc/ |
H A D | reg_helper.h | 39 #define REG_READ(reg_name) \ 40 dm_read_reg(CTX, REG(reg_name)) 42 #define REG_WRITE(reg_name, value) \ 43 dm_write_reg(CTX, REG(reg_name), value) 54 #define REG_SET_N(reg_name, n, initial_val, ...) \ 56 REG(reg_name), \ 60 #define FN(reg_name, field) \ 61 FD(reg_name##__##field) 63 #define REG_SET(reg_name, initial_val, field, val) \ 64 REG_SET_N(reg_name, [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/inc/ |
H A D | reg_helper.h | 39 #define REG_READ(reg_name) \ 40 dm_read_reg(CTX, REG(reg_name)) 42 #define REG_WRITE(reg_name, value) \ 43 dm_write_reg(CTX, REG(reg_name), value) 54 #define REG_SET_N(reg_name, n, initial_val, ...) \ 56 REG(reg_name), \ 60 #define FN(reg_name, field) \ 61 FD(reg_name##__##field) 63 #define REG_SET(reg_name, initial_val, field, val) \ 64 REG_SET_N(reg_name, [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dcn30/ |
H A D | hw_factory_dcn30.c | 67 #define REG(reg_name)\ 68 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 70 #define SF_HPD(reg_name, field_name, post_fix)\ 71 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 73 #define REGI(reg_name, block, id)\ 74 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 75 mm ## block ## id ## _ ## reg_name 77 #define SF(reg_name, field_name, post_fix)\ 78 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dcn20/ |
H A D | hw_factory_dcn20.c | 59 #define REG(reg_name)\ 60 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 62 #define SF_HPD(reg_name, field_name, post_fix)\ 63 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 65 #define REGI(reg_name, block, id)\ 66 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 67 mm ## block ## id ## _ ## reg_name 69 #define SF(reg_name, field_name, post_fix)\ 70 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dcn21/ |
H A D | hw_factory_dcn21.c | 57 #define REG(reg_name)\ 58 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 60 #define SF_HPD(reg_name, field_name, post_fix)\ 61 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 63 #define REGI(reg_name, block, id)\ 64 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 65 mm ## block ## id ## _ ## reg_name 67 #define SF(reg_name, field_name, post_fix)\ 68 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/gpio/dcn315/ |
H A D | hw_factory_dcn315.c | 63 #define REG(reg_name)\ 64 BASE(reg ## reg_name ## _BASE_IDX) + reg ## reg_name 66 #define SF_HPD(reg_name, field_name, post_fix)\ 67 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 69 #define REGI(reg_name, block, id)\ 70 BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 71 reg ## block ## id ## _ ## reg_name 73 #define SF(reg_name, field_name, post_fix)\ 74 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/gpio/dcn30/ |
H A D | hw_factory_dcn30.c | 66 #define REG(reg_name)\ 67 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 69 #define SF_HPD(reg_name, field_name, post_fix)\ 70 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 72 #define REGI(reg_name, block, id)\ 73 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 74 mm ## block ## id ## _ ## reg_name 76 #define SF(reg_name, field_name, post_fix)\ 77 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/gpio/dcn21/ |
H A D | hw_factory_dcn21.c | 57 #define REG(reg_name)\ 58 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 60 #define SF_HPD(reg_name, field_name, post_fix)\ 61 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 63 #define REGI(reg_name, block, id)\ 64 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 65 mm ## block ## id ## _ ## reg_name 67 #define SF(reg_name, field_name, post_fix)\ 68 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/gpio/dcn20/ |
H A D | hw_factory_dcn20.c | 59 #define REG(reg_name)\ 60 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 62 #define SF_HPD(reg_name, field_name, post_fix)\ 63 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 65 #define REGI(reg_name, block, id)\ 66 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 67 mm ## block ## id ## _ ## reg_name 69 #define SF(reg_name, field_name, post_fix)\ 70 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/gpio/dcn32/ |
H A D | hw_factory_dcn32.c | 59 #define REG(reg_name)\ 60 BASE(reg ## reg_name ## _BASE_IDX) + reg ## reg_name 62 #define SF_HPD(reg_name, field_name, post_fix)\ 63 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 65 #define REGI(reg_name, block, id)\ 66 BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 67 reg ## block ## id ## _ ## reg_name 69 #define SF(reg_name, field_name, post_fix)\ 70 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dce120/ |
H A D | hw_factory_dce120.c | 46 #define SF_HPD(reg_name, field_name, post_fix)\ 47 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 50 #define SF_HPD(reg_name, field_name, post_fix)\ 51 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 60 #define REG(reg_name)\ 61 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 63 #define REGI(reg_name, block, id)\ 64 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 65 mm ## block ## id ## _ ## reg_name [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/gpio/dce120/ |
H A D | hw_factory_dce120.c | 46 #define SF_HPD(reg_name, field_name, post_fix)\ 47 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 50 #define SF_HPD(reg_name, field_name, post_fix)\ 51 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 60 #define REG(reg_name)\ 61 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 63 #define REGI(reg_name, block, id)\ 64 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 65 mm ## block ## id ## _ ## reg_name [all...] |
/kernel/linux/linux-6.6/tools/perf/util/ |
H A D | perf_regs.c | 28 const char *reg_name = NULL; in perf_reg_name() local 31 reg_name = __perf_reg_name_csky(id); in perf_reg_name() 33 reg_name = __perf_reg_name_loongarch(id); in perf_reg_name() 35 reg_name = __perf_reg_name_mips(id); in perf_reg_name() 37 reg_name = __perf_reg_name_powerpc(id); in perf_reg_name() 39 reg_name = __perf_reg_name_riscv(id); in perf_reg_name() 41 reg_name = __perf_reg_name_s390(id); in perf_reg_name() 43 reg_name = __perf_reg_name_x86(id); in perf_reg_name() 45 reg_name = __perf_reg_name_arm(id); in perf_reg_name() 47 reg_name in perf_reg_name() [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dcn10/ |
H A D | hw_factory_dcn10.c | 47 #define SF_HPD(reg_name, field_name, post_fix)\ 48 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 57 #define REG(reg_name)\ 58 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 60 #define REGI(reg_name, block, id)\ 61 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 62 mm ## block ## id ## _ ## reg_name 92 #define SF_DDC(reg_name, field_name, post_fix)\ 93 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/gpio/dcn10/ |
H A D | hw_factory_dcn10.c | 47 #define SF_HPD(reg_name, field_name, post_fix)\ 48 .field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix 57 #define REG(reg_name)\ 58 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name 60 #define REGI(reg_name, block, id)\ 61 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 62 mm ## block ## id ## _ ## reg_name 92 #define SF_DDC(reg_name, field_name, post_fix)\ 93 .field_name = reg_name ## _ [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/ |
H A D | dm_services.h | 114 #define get_reg_field_value(reg_value, reg_name, reg_field)\ 117 reg_name ## __ ## reg_field ## _MASK,\ 118 reg_name ## __ ## reg_field ## __SHIFT) 130 #define set_reg_field_value(reg_value, value, reg_name, reg_field)\ 134 reg_name ## __ ## reg_field ## _MASK,\ 135 reg_name ## __ ## reg_field ## __SHIFT) 175 #define generic_reg_update_soc15(ctx, inst_offset, reg_name, n, ...)\ 176 generic_reg_update_ex(ctx, DCE_BASE.instance[0].segment[mm##reg_name##_BASE_IDX] + mm##reg_name + inst_offset, \ 179 #define generic_reg_set_soc15(ctx, inst_offset, reg_name, [all...] |
/kernel/linux/linux-5.10/drivers/crypto/ux500/cryp/ |
H A D | cryp_p.h | 23 #define CRYP_SET_BITS(reg_name, mask) \ 24 writel_relaxed((readl_relaxed(reg_name) | mask), reg_name) 26 #define CRYP_WRITE_BIT(reg_name, val, mask) \ 27 writel_relaxed(((readl_relaxed(reg_name) & ~(mask)) |\ 28 ((val) & (mask))), reg_name) 30 #define CRYP_TEST_BITS(reg_name, val) \ 31 (readl_relaxed(reg_name) & (val))
|
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/dce/ |
H A D | dce_panel_cntl.h | 32 #define DCE_PANEL_CNTL_SR(reg_name, block)\ 33 .reg_name = mm ## block ## _ ## reg_name 45 #define DCN_PANEL_CNTL_SR(reg_name, block)\ 46 .reg_name = BASE(mm ## block ## _ ## reg_name ## _BASE_IDX) + \ 47 mm ## block ## _ ## reg_name 59 #define DCE_PANEL_CNTL_SF(reg_name, field_name, post_fix)\ 60 .field_name = reg_name ## __ ## field_name ## post_fix
|
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/dce/ |
H A D | dce_panel_cntl.h | 32 #define DCE_PANEL_CNTL_SR(reg_name, block)\ 33 .reg_name = mm ## block ## _ ## reg_name 45 #define DCN_PANEL_CNTL_SR(reg_name, block)\ 46 .reg_name = BASE(mm ## block ## _ ## reg_name ## _BASE_IDX) + \ 47 mm ## block ## _ ## reg_name 59 #define DCE_PANEL_CNTL_SF(reg_name, field_name, post_fix)\ 60 .field_name = reg_name ## __ ## field_name ## post_fix
|
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/dcn321/ |
H A D | dcn321_resource.c | 115 #define SR(reg_name)\ 116 REG_STRUCT.reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \ 117 reg ## reg_name 118 #define SR_ARR(reg_name, id)\ 119 REG_STRUCT[id].reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \ 120 reg ## reg_name 121 #define SR_ARR_INIT(reg_name, id, value)\ 122 REG_STRUCT[id].reg_name [all...] |
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dce110/ |
H A D | hw_factory_dce110.c | 42 #define SF_HPD(reg_name, field_name, post_fix)\ 43 .field_name = reg_name ## __ ## field_name ## post_fix 45 #define REG(reg_name)\ 46 mm ## reg_name 48 #define REGI(reg_name, block, id)\ 49 mm ## block ## id ## _ ## reg_name 83 #define SF_DDC(reg_name, field_name, post_fix)\ 84 .field_name = reg_name ## __ ## field_name ## post_fix
|
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/gpio/dce110/ |
H A D | hw_factory_dce110.c | 42 #define SF_HPD(reg_name, field_name, post_fix)\ 43 .field_name = reg_name ## __ ## field_name ## post_fix 45 #define REG(reg_name)\ 46 mm ## reg_name 48 #define REGI(reg_name, block, id)\ 49 mm ## block ## id ## _ ## reg_name 79 #define SF_DDC(reg_name, field_name, post_fix)\ 80 .field_name = reg_name ## __ ## field_name ## post_fix
|