Home
last modified time | relevance | path

Searched refs:mmMMSCH_VF_MAILBOX_HOST (Results 1 - 12 of 12) sorted by relevance

/kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdgpu/
H A Dmmsch_v2_0.h65 #define mmMMSCH_VF_MAILBOX_HOST 0x0012 macro
H A Dvcn_v2_0.c1822 WREG32_SOC15(UVD, 0, mmMMSCH_VF_MAILBOX_HOST, 0x10000001); in vcn_v2_0_start_mmsch()
H A Dvcn_v3_0.c1406 WREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_HOST, param); in vcn_v3_0_start_sriov()
H A Dvcn_v2_5.c1142 WREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_HOST, 0x10000001); in vcn_v2_5_mmsch_start()
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/amdgpu/
H A Dmmsch_v2_0.h65 #define mmMMSCH_VF_MAILBOX_HOST 0x0012 macro
H A Dvcn_v2_0.c1832 WREG32_SOC15(UVD, 0, mmMMSCH_VF_MAILBOX_HOST, 0x10000001); in vcn_v2_0_start_mmsch()
H A Dvcn_v2_5.c1190 WREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_HOST, 0x10000001); in vcn_v2_5_mmsch_start()
H A Dvcn_v3_0.c1467 WREG32_SOC15(VCN, 0, mmMMSCH_VF_MAILBOX_HOST, param); in vcn_v3_0_start_sriov()
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_2_5_offset.h35 #define mmMMSCH_VF_MAILBOX_HOST 0x0012 macro
H A Dvcn_3_0_0_offset.h63 #define mmMMSCH_VF_MAILBOX_HOST 0x0012 macro
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_2_5_offset.h35 #define mmMMSCH_VF_MAILBOX_HOST 0x0012 macro
H A Dvcn_3_0_0_offset.h63 #define mmMMSCH_VF_MAILBOX_HOST 0x0012 macro

Completed in 39 milliseconds