Home
last modified time | relevance | path

Searched refs:ixDIDT_SQ_EDC_STALL_PATTERN_1_2 (Results 1 - 14 of 14) sorted by relevance

/kernel/linux/linux-5.10/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
H A Dvega10_powertune.c411 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00030001 },
441 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00000015 },
611 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT, 0x0101 },
612 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT, 0x0101 },
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
H A Dvega10_powertune.c401 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00030001 },
430 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, 0xFFFFFFFF, 0, 0x00000015 },
592 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT, 0x0101 },
593 { ixDIDT_SQ_EDC_STALL_PATTERN_1_2, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK, DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT, 0x0101 },
H A Dsmu7_hwmgr.c118 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015 macro
145 ixDIDT_SQ_EDC_STALL_PATTERN_1_2,
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_2_1_offset.h7408 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015 macro
H A Dgc_9_1_offset.h7366 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015 macro
H A Dgc_9_0_offset.h7158 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015 macro
H A Dgc_10_3_0_offset.h13360 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 global() macro
[all...]
H A Dgc_10_1_0_offset.h11226 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 global() macro
[all...]
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_4_2_offset.h49 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015 macro
H A Dgc_9_2_1_offset.h7408 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015 macro
H A Dgc_9_1_offset.h7366 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015 macro
H A Dgc_9_0_offset.h7158 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 0x0015 macro
H A Dgc_10_3_0_offset.h13490 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 global() macro
[all...]
H A Dgc_10_1_0_offset.h11244 #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2 global() macro
[all...]

Completed in 469 milliseconds