Home
last modified time | relevance | path

Searched refs:bankh (Results 1 - 20 of 20) sorted by relevance

/kernel/linux/linux-5.10/drivers/gpu/drm/radeon/
H A Devergreen_cs.c178 unsigned bankh; member
270 halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea; in evergreen_surface_check_2d()
358 switch (surf->bankh) { in evergreen_surface_value_conv_check()
359 case 0: surf->bankh = 1; break; in evergreen_surface_value_conv_check()
360 case 1: surf->bankh = 2; break; in evergreen_surface_value_conv_check()
361 case 2: surf->bankh = 4; break; in evergreen_surface_value_conv_check()
362 case 3: surf->bankh = 8; break; in evergreen_surface_value_conv_check()
364 dev_warn(p->dev, "%s:%d %s invalid bankh %d\n", in evergreen_surface_value_conv_check()
365 __func__, __LINE__, prefix, surf->bankh); in evergreen_surface_value_conv_check()
412 surf.bankh in evergreen_cs_track_validate_cb()
1183 unsigned bankw, bankh, mtaspect, tile_split; evergreen_cs_handle_reg() local
1447 unsigned bankw, bankh, mtaspect, tile_split; evergreen_cs_handle_reg() local
1475 unsigned bankw, bankh, mtaspect, tile_split; evergreen_cs_handle_reg() local
2364 unsigned bankw, bankh, mtaspect, tile_split; evergreen_packet3_check() local
[all...]
H A Dradeon_object.c682 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit; in radeon_bo_set_tiling_flags() local
685 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK; in radeon_bo_set_tiling_flags()
699 switch (bankh) { in radeon_bo_set_tiling_flags()
H A Datombios_crtc.c1155 unsigned bankw, bankh, mtaspect, tile_split; in dce4_crtc_do_set_base() local
1276 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split); in dce4_crtc_do_set_base()
1343 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh); in dce4_crtc_do_set_base()
H A Devergreen.c1115 unsigned *bankh, unsigned *mtaspect, in evergreen_tiling_fields()
1119 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK; in evergreen_tiling_fields()
1129 switch (*bankh) { in evergreen_tiling_fields()
1131 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break; in evergreen_tiling_fields()
1132 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break; in evergreen_tiling_fields()
1133 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break; in evergreen_tiling_fields()
1134 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break; in evergreen_tiling_fields()
1114 evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw, unsigned *bankh, unsigned *mtaspect, unsigned *tile_split) evergreen_tiling_fields() argument
H A Dradeon.h357 unsigned *bankh, unsigned *mtaspect,
/kernel/linux/linux-6.6/drivers/gpu/drm/radeon/
H A Devergreen_cs.c177 unsigned bankh; member
269 halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea; in evergreen_surface_check_2d()
357 switch (surf->bankh) { in evergreen_surface_value_conv_check()
358 case 0: surf->bankh = 1; break; in evergreen_surface_value_conv_check()
359 case 1: surf->bankh = 2; break; in evergreen_surface_value_conv_check()
360 case 2: surf->bankh = 4; break; in evergreen_surface_value_conv_check()
361 case 3: surf->bankh = 8; break; in evergreen_surface_value_conv_check()
363 dev_warn(p->dev, "%s:%d %s invalid bankh %d\n", in evergreen_surface_value_conv_check()
364 __func__, __LINE__, prefix, surf->bankh); in evergreen_surface_value_conv_check()
411 surf.bankh in evergreen_cs_track_validate_cb()
1182 unsigned bankw, bankh, mtaspect, tile_split; evergreen_cs_handle_reg() local
1446 unsigned bankw, bankh, mtaspect, tile_split; evergreen_cs_handle_reg() local
1474 unsigned bankw, bankh, mtaspect, tile_split; evergreen_cs_handle_reg() local
2363 unsigned bankw, bankh, mtaspect, tile_split; evergreen_packet3_check() local
[all...]
H A Dradeon_object.c618 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit; in radeon_bo_set_tiling_flags() local
621 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK; in radeon_bo_set_tiling_flags()
635 switch (bankh) { in radeon_bo_set_tiling_flags()
H A Datombios_crtc.c1146 unsigned bankw, bankh, mtaspect, tile_split; in dce4_crtc_do_set_base() local
1266 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split); in dce4_crtc_do_set_base()
1333 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh); in dce4_crtc_do_set_base()
H A Devergreen.c1111 unsigned *bankh, unsigned *mtaspect, in evergreen_tiling_fields()
1115 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK; in evergreen_tiling_fields()
1125 switch (*bankh) { in evergreen_tiling_fields()
1127 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break; in evergreen_tiling_fields()
1128 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break; in evergreen_tiling_fields()
1129 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break; in evergreen_tiling_fields()
1130 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break; in evergreen_tiling_fields()
1110 evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw, unsigned *bankh, unsigned *mtaspect, unsigned *tile_split) evergreen_tiling_fields() argument
H A Dradeon.h357 unsigned *bankh, unsigned *mtaspect,
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/amdgpu_dm/
H A Damdgpu_dm_plane.c185 unsigned int bankw, bankh, mtaspect, tile_split, num_banks; in fill_gfx8_tiling_info_from_flags() local
188 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in fill_gfx8_tiling_info_from_flags()
199 tiling_info->gfx8.bank_height = bankh; in fill_gfx8_tiling_info_from_flags()
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdgpu/
H A Ddce_v11_0.c2031 unsigned bankw, bankh, mtaspect, tile_split, num_banks; in dce_v11_0_crtc_do_set_base() local
2034 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v11_0_crtc_do_set_base()
2045 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh); in dce_v11_0_crtc_do_set_base()
H A Ddce_v8_0.c1910 unsigned bankw, bankh, mtaspect, tile_split, num_banks; in dce_v8_0_crtc_do_set_base() local
1913 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v8_0_crtc_do_set_base()
1922 fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT); in dce_v8_0_crtc_do_set_base()
H A Ddce_v10_0.c1989 unsigned bankw, bankh, mtaspect, tile_split, num_banks; in dce_v10_0_crtc_do_set_base() local
1992 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v10_0_crtc_do_set_base()
2003 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh); in dce_v10_0_crtc_do_set_base()
H A Ddce_v6_0.c1938 unsigned bankw, bankh, mtaspect, tile_split, num_banks; in dce_v6_0_crtc_do_set_base() local
1941 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v6_0_crtc_do_set_base()
1950 fb_format |= GRPH_BANK_HEIGHT(bankh); in dce_v6_0_crtc_do_set_base()
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/amdgpu/
H A Ddce_v8_0.c1908 unsigned bankw, bankh, mtaspect, tile_split, num_banks; in dce_v8_0_crtc_do_set_base() local
1911 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v8_0_crtc_do_set_base()
1920 fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT); in dce_v8_0_crtc_do_set_base()
H A Ddce_v11_0.c2033 unsigned bankw, bankh, mtaspect, tile_split, num_banks; in dce_v11_0_crtc_do_set_base() local
2036 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v11_0_crtc_do_set_base()
2047 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh); in dce_v11_0_crtc_do_set_base()
H A Ddce_v10_0.c1983 unsigned bankw, bankh, mtaspect, tile_split, num_banks; in dce_v10_0_crtc_do_set_base() local
1986 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v10_0_crtc_do_set_base()
1997 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh); in dce_v10_0_crtc_do_set_base()
H A Ddce_v6_0.c1939 unsigned bankw, bankh, mtaspect, tile_split, num_banks; in dce_v6_0_crtc_do_set_base() local
1942 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v6_0_crtc_do_set_base()
1951 fb_format |= GRPH_BANK_HEIGHT(bankh); in dce_v6_0_crtc_do_set_base()
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/amdgpu_dm/
H A Damdgpu_dm.c3978 unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
3981 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
3992 tiling_info->gfx8.bank_height = bankh;

Completed in 82 milliseconds