Home
last modified time | relevance | path

Searched refs:WB_0 (Results 1 - 8 of 8) sorted by relevance

/kernel/linux/linux-6.6/drivers/gpu/drm/msm/disp/dpu1/
H A Ddpu_encoder_phys_wb.c49 ot_params.num = hw_wb->idx - WB_0; in dpu_encoder_phys_wb_set_ot_limit()
87 qos_params.num = hw_wb->idx - WB_0; in dpu_encoder_phys_wb_set_qos_remap()
299 DPU_DEBUG("[wb:%d]\n", hw_wb->idx - WB_0); in _dpu_encoder_phys_wb_update_flush()
302 DPU_DEBUG("[wb:%d] no ctl assigned\n", hw_wb->idx - WB_0); in _dpu_encoder_phys_wb_update_flush()
318 hw_wb->idx - WB_0); in _dpu_encoder_phys_wb_update_flush()
333 hw_wb->idx - WB_0, mode.name, in dpu_encoder_phys_wb_setup()
357 DPU_DEBUG("[wb:%d]\n", hw_wb->idx - WB_0); in _dpu_encoder_phys_wb_frame_done_helper()
472 DPU_DEBUG("[wb:%d]\n", phys_enc->hw_wb->idx - WB_0); in dpu_encoder_phys_wb_prepare_for_kickoff()
496 DPU_DEBUG("[wb:%d]\n", phys_enc->hw_wb->idx - WB_0); in dpu_encoder_phys_wb_needs_single_flush()
507 DPU_DEBUG("[wb:%d]\n", phys_enc->hw_wb->idx - WB_0); in dpu_encoder_phys_wb_handle_post_kickoff()
[all...]
H A Ddpu_rm.h31 struct dpu_hw_wb *hw_wb[WB_MAX - WB_0];
112 return rm->hw_wb[wb_idx - WB_0]; in dpu_rm_get_wb()
H A Ddpu_hw_ctl.c272 case WB_0: in dpu_hw_ctl_update_pending_flush_wb()
285 ctx->pending_wb_flush_mask |= BIT(wb - WB_0); in dpu_hw_ctl_update_pending_flush_wb_v1()
531 wb_active |= BIT(cfg->wb - WB_0); in dpu_hw_ctl_intf_cfg_v1()
612 wb_active &= ~BIT(cfg->wb - WB_0); in dpu_hw_ctl_reset_intf_cfg_v1()
H A Ddpu_hw_mdss.h253 WB_0 = 1, enumerator
H A Ddpu_rm.c184 rm->hw_wb[wb->id - WB_0] = hw; in dpu_rm_init()
H A Ddpu_encoder.c349 phys_enc->hw_wb ? phys_enc->hw_wb->idx - WB_0 : -1, in dpu_encoder_helper_report_irq_timeout()
2120 phys->hw_wb ? phys->hw_wb->idx - WB_0 : -1, in _dpu_encoder_status_show()
/kernel/linux/linux-5.10/drivers/gpu/drm/msm/disp/dpu1/
H A Ddpu_hw_mdss.h223 WB_0 = 1, enumerator
H A Ddpu_hw_interrupts.c255 { DPU_IRQ_TYPE_WB_ROT_COMP, WB_0, DPU_INTR_WB_0_DONE, 0},

Completed in 10 milliseconds