/kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfxhub_v1_0.c | 157 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_0_init_cache_regs() 158 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gfxhub_v1_0_init_cache_regs()
|
H A D | mmhub_v1_0.c | 177 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_0_init_cache_regs() 178 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_0_init_cache_regs()
|
H A D | gmc_v7_0.c | 642 tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v7_0_gart_enable() 643 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v7_0_gart_enable()
|
H A D | gmc_v8_0.c | 876 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v8_0_gart_enable() 877 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v8_0_gart_enable()
|
H A D | sid.h | 379 #define VM_L2_CNTL2 0x501 macro
|
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfxhub_v1_0.c | 191 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_0_init_cache_regs() 192 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gfxhub_v1_0_init_cache_regs()
|
H A D | amdgpu_gmc.h | 310 u64 VM_L2_CNTL2; member
|
H A D | gfxhub_v1_2.c | 240 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_2_xcc_init_cache_regs() 241 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gfxhub_v1_2_xcc_init_cache_regs()
|
H A D | gfxhub_v2_1.c | 587 adev->gmc.VM_L2_CNTL2 = RREG32_SOC15(GC, 0, mmGCVM_L2_CNTL2); in gfxhub_v2_1_save_regs() 622 WREG32_SOC15(GC, 0, mmGCVM_L2_CNTL2, adev->gmc.VM_L2_CNTL2); in gfxhub_v2_1_restore_regs()
|
H A D | mmhub_v1_0.c | 177 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_0_init_cache_regs() 178 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_0_init_cache_regs()
|
H A D | mmhub_v1_8.c | 243 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, in mmhub_v1_8_init_cache_regs() 245 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_8_init_cache_regs()
|
H A D | gmc_v7_0.c | 636 tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v7_0_gart_enable() 637 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v7_0_gart_enable()
|
H A D | mmhub_v1_7.c | 195 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_7_init_cache_regs() 196 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_7_init_cache_regs()
|
H A D | gmc_v8_0.c | 852 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v8_0_gart_enable() 853 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v8_0_gart_enable()
|
H A D | sid.h | 379 #define VM_L2_CNTL2 0x501 macro
|
/kernel/linux/linux-5.10/drivers/gpu/drm/radeon/ |
H A D | rv770.c | 913 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_enable() 959 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_disable() 990 WREG32(VM_L2_CNTL2, 0); in rv770_agp_enable()
|
H A D | rv770d.h | 647 #define VM_L2_CNTL2 0x1404 macro
|
H A D | ni.c | 1300 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cayman_pcie_gart_enable() 1379 WREG32(VM_L2_CNTL2, 0); in cayman_pcie_gart_disable()
|
H A D | nid.h | 117 #define VM_L2_CNTL2 0x1404 macro
|
H A D | cikd.h | 496 #define VM_L2_CNTL2 0x1404 macro
|
H A D | sid.h | 378 #define VM_L2_CNTL2 0x1404 macro
|
/kernel/linux/linux-6.6/drivers/gpu/drm/radeon/ |
H A D | rv770.c | 910 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_enable() 956 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_disable() 987 WREG32(VM_L2_CNTL2, 0); in rv770_agp_enable()
|
H A D | rv770d.h | 647 #define VM_L2_CNTL2 0x1404 macro
|
H A D | ni.c | 1287 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cayman_pcie_gart_enable() 1366 WREG32(VM_L2_CNTL2, 0); in cayman_pcie_gart_disable()
|
H A D | nid.h | 117 #define VM_L2_CNTL2 0x1404 macro
|