Home
last modified time | relevance | path

Searched refs:RS (Results 1 - 25 of 34) sorted by relevance

12

/kernel/linux/linux-6.6/arch/mips/mm/
H A Duasm-mips.c51 [insn_addiu] = {M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM},
52 [insn_addu] = {M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD},
53 [insn_and] = {M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD},
54 [insn_andi] = {M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM},
55 [insn_bbit0] = {M(lwc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
56 [insn_bbit1] = {M(swc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
57 [insn_beq] = {M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
58 [insn_beql] = {M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
59 [insn_bgez] = {M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM},
60 [insn_bgezl] = {M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIM
[all...]
H A Duasm-micromips.c43 [insn_addu] = {M(mm_pool32a_op, 0, 0, 0, 0, mm_addu32_op), RT | RS | RD},
44 [insn_addiu] = {M(mm_addiu32_op, 0, 0, 0, 0, 0), RT | RS | SIMM},
45 [insn_and] = {M(mm_pool32a_op, 0, 0, 0, 0, mm_and_op), RT | RS | RD},
46 [insn_andi] = {M(mm_andi32_op, 0, 0, 0, 0, 0), RT | RS | UIMM},
47 [insn_beq] = {M(mm_beq32_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
49 [insn_bgez] = {M(mm_pool32i_op, mm_bgez_op, 0, 0, 0, 0), RS | BIMM},
51 [insn_bltz] = {M(mm_pool32i_op, mm_bltz_op, 0, 0, 0, 0), RS | BIMM},
53 [insn_bne] = {M(mm_bne32_op, 0, 0, 0, 0, 0), RT | RS | BIMM},
54 [insn_cache] = {M(mm_pool32b_op, 0, 0, mm_cache_func, 0, 0), RT | RS | SIMM},
55 [insn_cfc1] = {M(mm_pool32f_op, 0, 0, 0, mm_cfc1_op, mm_32f_73_op), RT | RS},
[all...]
/kernel/linux/linux-5.10/arch/mips/mm/
H A Duasm-mips.c51 [insn_addiu] = {M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM},
52 [insn_addu] = {M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD},
53 [insn_and] = {M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD},
54 [insn_andi] = {M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM},
55 [insn_bbit0] = {M(lwc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
56 [insn_bbit1] = {M(swc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
57 [insn_beq] = {M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
58 [insn_beql] = {M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
59 [insn_bgez] = {M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM},
60 [insn_bgezl] = {M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIM
[all...]
H A Duasm-micromips.c43 [insn_addu] = {M(mm_pool32a_op, 0, 0, 0, 0, mm_addu32_op), RT | RS | RD},
44 [insn_addiu] = {M(mm_addiu32_op, 0, 0, 0, 0, 0), RT | RS | SIMM},
45 [insn_and] = {M(mm_pool32a_op, 0, 0, 0, 0, mm_and_op), RT | RS | RD},
46 [insn_andi] = {M(mm_andi32_op, 0, 0, 0, 0, 0), RT | RS | UIMM},
47 [insn_beq] = {M(mm_beq32_op, 0, 0, 0, 0, 0), RS | RT | BIMM},
49 [insn_bgez] = {M(mm_pool32i_op, mm_bgez_op, 0, 0, 0, 0), RS | BIMM},
51 [insn_bltz] = {M(mm_pool32i_op, mm_bltz_op, 0, 0, 0, 0), RS | BIMM},
53 [insn_bne] = {M(mm_bne32_op, 0, 0, 0, 0, 0), RT | RS | BIMM},
54 [insn_cache] = {M(mm_pool32b_op, 0, 0, mm_cache_func, 0, 0), RT | RS | SIMM},
55 [insn_cfc1] = {M(mm_pool32f_op, 0, 0, 0, mm_cfc1_op, mm_32f_73_op), RT | RS},
[all...]
/kernel/linux/linux-5.10/arch/powerpc/xmon/
H A Dppc-opc.c546 the RS field in the instruction. This is used for extended
564 /* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
567 #define RS RC + 1
568 #define RT RS
570 #define RD RS
573 /* The RS and RT fields of the DS form stq and DQ form lq instructions,
575 #define RSQ RS + 1
579 /* The RS field of the tlbwe instruction, which is optional. */
1786 the RS field in the instruction. This is used for extended
3265 {"evaddw", VX (4, 512), VX_MASK, PPCSPE, 0, {RS, R
565 #define RS global() macro
[all...]
/kernel/linux/linux-6.6/arch/powerpc/xmon/
H A Dppc-opc.c546 the RS field in the instruction. This is used for extended
564 /* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
567 #define RS RC + 1
568 #define RT RS
570 #define RD RS
573 /* The RS and RT fields of the DS form stq and DQ form lq instructions,
575 #define RSQ RS + 1
579 /* The RS field of the tlbwe instruction, which is optional. */
1786 the RS field in the instruction. This is used for extended
3265 {"evaddw", VX (4, 512), VX_MASK, PPCSPE, 0, {RS, R
565 #define RS global() macro
[all...]
/kernel/linux/linux-5.10/drivers/macintosh/
H A Dvia-macii.c42 #define RS 0x200 /* skip between registers */ macro
44 #define A RS /* A-side data */
45 #define DIRB (2*RS) /* B-side direction (1=output) */
46 #define DIRA (3*RS) /* A-side direction (1=output) */
47 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
48 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
49 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
50 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
51 #define T2CL (8*RS) /* Timer 2 ctr/latch (low 8 bits) */
52 #define T2CH (9*RS) /* Time
[all...]
H A Dvia-cuda.c36 #define RS 0x200 /* skip between registers */ macro
38 #define A RS /* A-side data */
39 #define DIRB (2*RS) /* B-side direction (1=output) */
40 #define DIRA (3*RS) /* A-side direction (1=output) */
41 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
42 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
43 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
44 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
45 #define T2CL (8*RS) /* Timer 2 ctr/latch (low 8 bits) */
46 #define T2CH (9*RS) /* Time
[all...]
H A Dvia-pmu.c84 #define RS 0x200 /* skip between registers */ macro
86 #define A RS /* A-side data */
87 #define DIRB (2*RS) /* B-side direction (1=output) */
88 #define DIRA (3*RS) /* A-side direction (1=output) */
89 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
90 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
91 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
92 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
93 #define T2CL (8*RS) /* Timer 2 ctr/latch (low 8 bits) */
94 #define T2CH (9*RS) /* Time
[all...]
/kernel/linux/linux-6.6/drivers/macintosh/
H A Dvia-macii.c40 #define RS 0x200 /* skip between registers */ macro
42 #define A RS /* A-side data */
43 #define DIRB (2*RS) /* B-side direction (1=output) */
44 #define DIRA (3*RS) /* A-side direction (1=output) */
45 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
46 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
47 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
48 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
49 #define T2CL (8*RS) /* Timer 2 ctr/latch (low 8 bits) */
50 #define T2CH (9*RS) /* Time
[all...]
H A Dvia-cuda.c39 #define RS 0x200 /* skip between registers */ macro
41 #define A RS /* A-side data */
42 #define DIRB (2*RS) /* B-side direction (1=output) */
43 #define DIRA (3*RS) /* A-side direction (1=output) */
44 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
45 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
46 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
47 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
48 #define T2CL (8*RS) /* Timer 2 ctr/latch (low 8 bits) */
49 #define T2CH (9*RS) /* Time
[all...]
H A Dvia-pmu.c83 #define RS 0x200 /* skip between registers */ macro
85 #define A RS /* A-side data */
86 #define DIRB (2*RS) /* B-side direction (1=output) */
87 #define DIRA (3*RS) /* A-side direction (1=output) */
88 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
89 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
90 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
91 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
92 #define T2CL (8*RS) /* Timer 2 ctr/latch (low 8 bits) */
93 #define T2CH (9*RS) /* Time
[all...]
/kernel/linux/linux-5.10/arch/powerpc/platforms/powermac/
H A Dtime.c52 #define RS 0x200 /* skip between registers */ macro
53 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
54 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
55 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
56 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
57 #define ACR (11*RS) /* Auxiliary control register */
58 #define IFR (13*RS) /* Interrupt flag register */
/kernel/linux/linux-6.6/arch/powerpc/platforms/powermac/
H A Dtime.c52 #define RS 0x200 /* skip between registers */ macro
53 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
54 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
55 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
56 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
57 #define ACR (11*RS) /* Auxiliary control register */
58 #define IFR (13*RS) /* Interrupt flag register */
/kernel/linux/linux-5.10/arch/powerpc/include/asm/
H A Dasm-compat.h23 #define PPC_MTOCRF(FXM, RS) MTOCRF((FXM), RS)
H A Dppc_asm.h411 #define MTOCRF(FXM, RS) \
413 mtcrf (FXM), RS; \
415 mtocrf (FXM), RS; \
/kernel/linux/linux-6.6/arch/powerpc/include/asm/
H A Dasm-compat.h23 #define PPC_MTOCRF(FXM, RS) MTOCRF((FXM), RS)
/kernel/linux/linux-5.10/tools/testing/selftests/powerpc/primitives/asm/
H A Dasm-compat.h23 #define PPC_MTOCRF(FXM, RS) MTOCRF((FXM), RS)
/kernel/linux/linux-6.6/tools/testing/selftests/powerpc/primitives/asm/
H A Dasm-compat.h23 #define PPC_MTOCRF(FXM, RS) MTOCRF((FXM), RS)
/kernel/linux/linux-5.10/drivers/edac/
H A Dpnd2_edac.c755 #define RS (0x80) /* rank */ macro
784 R(10), C(7), C(8), C(9), R(11), RS, R(12), R(13), R(14),
794 R(10), C(7), C(8), C(9), R(11), RS, R(12), R(13), R(14),
804 R(10), C(7), C(8), C(9), R(11), RS, R(12), R(13), R(14),
814 R(10), C(7), C(8), C(9), R(11), RS, C(11), R(12), R(13),
824 R(9), R(10), C(8), C(9), R(11), RS, R(12), R(13), R(14),
834 R(9), R(10), C(8), C(9), R(11), RS, R(12), R(13), R(14),
844 R(9), R(10), C(8), C(9), R(11), RS, R(12), R(13), R(14),
854 R(9), R(10), C(8), C(9), R(11), RS, C(11), R(12), R(13),
864 R(8), R(9), R(10), C(9), R(11), RS,
[all...]
/kernel/linux/linux-6.6/drivers/edac/
H A Dpnd2_edac.c733 #define RS (0x80) /* rank */ macro
762 R(10), C(7), C(8), C(9), R(11), RS, R(12), R(13), R(14),
772 R(10), C(7), C(8), C(9), R(11), RS, R(12), R(13), R(14),
782 R(10), C(7), C(8), C(9), R(11), RS, R(12), R(13), R(14),
792 R(10), C(7), C(8), C(9), R(11), RS, C(11), R(12), R(13),
802 R(9), R(10), C(8), C(9), R(11), RS, R(12), R(13), R(14),
812 R(9), R(10), C(8), C(9), R(11), RS, R(12), R(13), R(14),
822 R(9), R(10), C(8), C(9), R(11), RS, R(12), R(13), R(14),
832 R(9), R(10), C(8), C(9), R(11), RS, C(11), R(12), R(13),
842 R(8), R(9), R(10), C(9), R(11), RS,
[all...]
/kernel/linux/linux-5.10/drivers/staging/fbtft/
H A Dfb_agm1264k-fl.c30 #define RS gpio.dc macro
205 gpiod_set_value(par->RS, 0); /* RS->0 (command mode) */ in write_reg8_bus8()
367 gpiod_set_value(par->RS, 1); /* RS->1 (data mode) */ in write_vmem()
390 gpiod_set_value(par->RS, 1); /* RS->1 (data mode) */ in write_vmem()
/kernel/linux/linux-6.6/drivers/staging/fbtft/
H A Dfb_agm1264k-fl.c30 #define RS gpio.dc macro
192 gpiod_set_value(par->RS, 0); /* RS->0 (command mode) */ in write_reg8_bus8()
354 gpiod_set_value(par->RS, 1); /* RS->1 (data mode) */ in write_vmem()
377 gpiod_set_value(par->RS, 1); /* RS->1 (data mode) */ in write_vmem()
/kernel/linux/linux-5.10/arch/m68k/fpsp040/
H A Dstan.S236 fmulx %fp0,%fp2 | ...RS(P1+S(P2+SP3))
241 faddx %fp2,%fp0 | ...R+RS(P1+S(P2+SP3))
274 fmulx %fp1,%fp2 | ...RS(P1+S(P2+SP3))
279 faddx %fp2,%fp1 | ...R+RS(P1+S(P2+SP3))
/kernel/linux/linux-6.6/arch/m68k/fpsp040/
H A Dstan.S236 fmulx %fp0,%fp2 | ...RS(P1+S(P2+SP3))
241 faddx %fp2,%fp0 | ...R+RS(P1+S(P2+SP3))
274 fmulx %fp1,%fp2 | ...RS(P1+S(P2+SP3))
279 faddx %fp2,%fp1 | ...R+RS(P1+S(P2+SP3))

Completed in 37 milliseconds

12